cia_swiz_bus_mem.c revision 1.14
11.14Sthorpej/* $NetBSD: cia_swiz_bus_mem.c,v 1.14 1997/09/02 11:09:54 thorpej Exp $ */ 21.2Scgd 31.2Scgd/* 41.2Scgd * Copyright (c) 1996 Carnegie-Mellon University. 51.2Scgd * All rights reserved. 61.2Scgd * 71.2Scgd * Author: Chris G. Demetriou 81.2Scgd * 91.2Scgd * Permission to use, copy, modify and distribute this software and 101.2Scgd * its documentation is hereby granted, provided that both the copyright 111.2Scgd * notice and this permission notice appear in all copies of the 121.2Scgd * software, derivative works or modified versions, and any portions 131.2Scgd * thereof, and that both notices appear in supporting documentation. 141.2Scgd * 151.2Scgd * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS" 161.2Scgd * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND 171.2Scgd * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE. 181.2Scgd * 191.2Scgd * Carnegie Mellon requests users of this software to return to 201.2Scgd * 211.2Scgd * Software Distribution Coordinator or Software.Distribution@CS.CMU.EDU 221.2Scgd * School of Computer Science 231.2Scgd * Carnegie Mellon University 241.2Scgd * Pittsburgh PA 15213-3890 251.2Scgd * 261.2Scgd * any improvements or extensions that they make and grant Carnegie the 271.2Scgd * rights to redistribute these changes. 281.2Scgd */ 291.9Scgd 301.10Scgd#include <machine/options.h> /* Config options headers */ 311.10Scgd#include <sys/cdefs.h> /* RCS ID & Copyright macro defns */ 321.10Scgd 331.14Sthorpej__KERNEL_RCSID(1, "$NetBSD: cia_swiz_bus_mem.c,v 1.14 1997/09/02 11:09:54 thorpej Exp $"); 341.1Scgd 351.1Scgd#include <sys/param.h> 361.5Scgd#include <sys/systm.h> 371.1Scgd#include <sys/malloc.h> 381.1Scgd#include <sys/syslog.h> 391.1Scgd#include <sys/device.h> 401.1Scgd#include <vm/vm.h> 411.1Scgd 421.1Scgd#include <machine/bus.h> 431.1Scgd 441.1Scgd#include <alpha/pci/ciareg.h> 451.3Scgd#include <alpha/pci/ciavar.h> 461.1Scgd 471.12Scgd#define CHIP cia_swiz 481.3Scgd 491.7Scgd#define CHIP_EX_MALLOC_SAFE(v) (((struct cia_config *)(v))->cc_mallocsafe) 501.7Scgd#define CHIP_D_MEM_EXTENT(v) (((struct cia_config *)(v))->cc_d_mem_ex) 511.7Scgd#define CHIP_S_MEM_EXTENT(v) (((struct cia_config *)(v))->cc_s_mem_ex) 521.7Scgd 531.4Scgd/* Dense region 1 */ 541.7Scgd#define CHIP_D_MEM_W1_BUS_START(v) 0x00000000UL 551.7Scgd#define CHIP_D_MEM_W1_BUS_END(v) 0xffffffffUL 561.7Scgd#define CHIP_D_MEM_W1_SYS_START(v) CIA_PCI_DENSE 571.7Scgd#define CHIP_D_MEM_W1_SYS_END(v) (CIA_PCI_DENSE + 0xffffffffUL) 581.3Scgd 591.3Scgd/* Sparse region 1 */ 601.7Scgd#define CHIP_S_MEM_W1_BUS_START(v) \ 611.3Scgd HAE_MEM_REG1_START(((struct cia_config *)(v))->cc_hae_mem) 621.7Scgd#define CHIP_S_MEM_W1_BUS_END(v) \ 631.7Scgd (CHIP_S_MEM_W1_BUS_START(v) + HAE_MEM_REG1_MASK) 641.7Scgd#define CHIP_S_MEM_W1_SYS_START(v) \ 651.3Scgd CIA_PCI_SMEM1 661.7Scgd#define CHIP_S_MEM_W1_SYS_END(v) \ 671.7Scgd (CIA_PCI_SMEM1 + ((HAE_MEM_REG1_MASK + 1) << 5) - 1) 681.3Scgd 691.3Scgd/* Sparse region 2 */ 701.7Scgd#define CHIP_S_MEM_W2_BUS_START(v) \ 711.3Scgd HAE_MEM_REG2_START(((struct cia_config *)(v))->cc_hae_mem) 721.7Scgd#define CHIP_S_MEM_W2_BUS_END(v) \ 731.7Scgd (CHIP_S_MEM_W2_BUS_START(v) + HAE_MEM_REG2_MASK) 741.7Scgd#define CHIP_S_MEM_W2_SYS_START(v) \ 751.3Scgd CIA_PCI_SMEM2 761.7Scgd#define CHIP_S_MEM_W2_SYS_END(v) \ 771.7Scgd (CIA_PCI_SMEM2 + ((HAE_MEM_REG2_MASK + 1) << 5) - 1) 781.3Scgd 791.3Scgd/* Sparse region 3 */ 801.7Scgd#define CHIP_S_MEM_W3_BUS_START(v) \ 811.3Scgd HAE_MEM_REG3_START(((struct cia_config *)(v))->cc_hae_mem) 821.7Scgd#define CHIP_S_MEM_W3_BUS_END(v) \ 831.7Scgd (CHIP_S_MEM_W3_BUS_START(v) + HAE_MEM_REG3_MASK) 841.7Scgd#define CHIP_S_MEM_W3_SYS_START(v) \ 851.3Scgd CIA_PCI_SMEM3 861.7Scgd#define CHIP_S_MEM_W3_SYS_END(v) \ 871.7Scgd (CIA_PCI_SMEM3 + ((HAE_MEM_REG3_MASK + 1) << 5) - 1) 881.1Scgd 891.14Sthorpej#include <alpha/pci/pci_swiz_bus_mem_chipdep.c> 90