cia_swiz_bus_mem.c revision 1.9
11.9Scgd/* $NetBSD: cia_swiz_bus_mem.c,v 1.9 1997/04/07 06:36:48 cgd Exp $ */ 21.2Scgd 31.2Scgd/* 41.2Scgd * Copyright (c) 1996 Carnegie-Mellon University. 51.2Scgd * All rights reserved. 61.2Scgd * 71.2Scgd * Author: Chris G. Demetriou 81.2Scgd * 91.2Scgd * Permission to use, copy, modify and distribute this software and 101.2Scgd * its documentation is hereby granted, provided that both the copyright 111.2Scgd * notice and this permission notice appear in all copies of the 121.2Scgd * software, derivative works or modified versions, and any portions 131.2Scgd * thereof, and that both notices appear in supporting documentation. 141.2Scgd * 151.2Scgd * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS" 161.2Scgd * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND 171.2Scgd * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE. 181.2Scgd * 191.2Scgd * Carnegie Mellon requests users of this software to return to 201.2Scgd * 211.2Scgd * Software Distribution Coordinator or Software.Distribution@CS.CMU.EDU 221.2Scgd * School of Computer Science 231.2Scgd * Carnegie Mellon University 241.2Scgd * Pittsburgh PA 15213-3890 251.2Scgd * 261.2Scgd * any improvements or extensions that they make and grant Carnegie the 271.2Scgd * rights to redistribute these changes. 281.2Scgd */ 291.9Scgd 301.9Scgd#include <machine/options.h> /* Pull in config options headers */ 311.1Scgd 321.1Scgd#include <sys/param.h> 331.5Scgd#include <sys/systm.h> 341.1Scgd#include <sys/malloc.h> 351.1Scgd#include <sys/syslog.h> 361.1Scgd#include <sys/device.h> 371.1Scgd#include <vm/vm.h> 381.1Scgd 391.1Scgd#include <machine/bus.h> 401.1Scgd 411.1Scgd#include <alpha/pci/ciareg.h> 421.3Scgd#include <alpha/pci/ciavar.h> 431.1Scgd 441.1Scgd#define CHIP cia 451.3Scgd 461.7Scgd#define CHIP_EX_MALLOC_SAFE(v) (((struct cia_config *)(v))->cc_mallocsafe) 471.7Scgd#define CHIP_D_MEM_EXTENT(v) (((struct cia_config *)(v))->cc_d_mem_ex) 481.7Scgd#define CHIP_S_MEM_EXTENT(v) (((struct cia_config *)(v))->cc_s_mem_ex) 491.7Scgd 501.4Scgd/* Dense region 1 */ 511.7Scgd#define CHIP_D_MEM_W1_BUS_START(v) 0x00000000UL 521.7Scgd#define CHIP_D_MEM_W1_BUS_END(v) 0xffffffffUL 531.7Scgd#define CHIP_D_MEM_W1_SYS_START(v) CIA_PCI_DENSE 541.7Scgd#define CHIP_D_MEM_W1_SYS_END(v) (CIA_PCI_DENSE + 0xffffffffUL) 551.3Scgd 561.3Scgd/* Sparse region 1 */ 571.7Scgd#define CHIP_S_MEM_W1_BUS_START(v) \ 581.3Scgd HAE_MEM_REG1_START(((struct cia_config *)(v))->cc_hae_mem) 591.7Scgd#define CHIP_S_MEM_W1_BUS_END(v) \ 601.7Scgd (CHIP_S_MEM_W1_BUS_START(v) + HAE_MEM_REG1_MASK) 611.7Scgd#define CHIP_S_MEM_W1_SYS_START(v) \ 621.3Scgd CIA_PCI_SMEM1 631.7Scgd#define CHIP_S_MEM_W1_SYS_END(v) \ 641.7Scgd (CIA_PCI_SMEM1 + ((HAE_MEM_REG1_MASK + 1) << 5) - 1) 651.3Scgd 661.3Scgd/* Sparse region 2 */ 671.7Scgd#define CHIP_S_MEM_W2_BUS_START(v) \ 681.3Scgd HAE_MEM_REG2_START(((struct cia_config *)(v))->cc_hae_mem) 691.7Scgd#define CHIP_S_MEM_W2_BUS_END(v) \ 701.7Scgd (CHIP_S_MEM_W2_BUS_START(v) + HAE_MEM_REG2_MASK) 711.7Scgd#define CHIP_S_MEM_W2_SYS_START(v) \ 721.3Scgd CIA_PCI_SMEM2 731.7Scgd#define CHIP_S_MEM_W2_SYS_END(v) \ 741.7Scgd (CIA_PCI_SMEM2 + ((HAE_MEM_REG2_MASK + 1) << 5) - 1) 751.3Scgd 761.3Scgd/* Sparse region 3 */ 771.7Scgd#define CHIP_S_MEM_W3_BUS_START(v) \ 781.3Scgd HAE_MEM_REG3_START(((struct cia_config *)(v))->cc_hae_mem) 791.7Scgd#define CHIP_S_MEM_W3_BUS_END(v) \ 801.7Scgd (CHIP_S_MEM_W3_BUS_START(v) + HAE_MEM_REG3_MASK) 811.7Scgd#define CHIP_S_MEM_W3_SYS_START(v) \ 821.3Scgd CIA_PCI_SMEM3 831.7Scgd#define CHIP_S_MEM_W3_SYS_END(v) \ 841.7Scgd (CIA_PCI_SMEM3 + ((HAE_MEM_REG3_MASK + 1) << 5) - 1) 851.1Scgd 861.1Scgd#include "pcs_bus_mem_common.c" 87