Home | History | Annotate | Line # | Download | only in arm32
pmap.h revision 1.101
      1  1.101      matt /*	$NetBSD: pmap.h,v 1.101 2012/01/28 00:18:30 matt Exp $	*/
      2   1.46   thorpej 
      3   1.46   thorpej /*
      4   1.65       scw  * Copyright (c) 2002, 2003 Wasabi Systems, Inc.
      5   1.46   thorpej  * All rights reserved.
      6   1.46   thorpej  *
      7   1.65       scw  * Written by Jason R. Thorpe & Steve C. Woodford for Wasabi Systems, Inc.
      8   1.46   thorpej  *
      9   1.46   thorpej  * Redistribution and use in source and binary forms, with or without
     10   1.46   thorpej  * modification, are permitted provided that the following conditions
     11   1.46   thorpej  * are met:
     12   1.46   thorpej  * 1. Redistributions of source code must retain the above copyright
     13   1.46   thorpej  *    notice, this list of conditions and the following disclaimer.
     14   1.46   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.46   thorpej  *    notice, this list of conditions and the following disclaimer in the
     16   1.46   thorpej  *    documentation and/or other materials provided with the distribution.
     17   1.46   thorpej  * 3. All advertising materials mentioning features or use of this software
     18   1.46   thorpej  *    must display the following acknowledgement:
     19   1.46   thorpej  *	This product includes software developed for the NetBSD Project by
     20   1.46   thorpej  *	Wasabi Systems, Inc.
     21   1.46   thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22   1.46   thorpej  *    or promote products derived from this software without specific prior
     23   1.46   thorpej  *    written permission.
     24   1.46   thorpej  *
     25   1.46   thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26   1.46   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27   1.46   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28   1.46   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29   1.46   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30   1.46   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31   1.46   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32   1.46   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33   1.46   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34   1.46   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35   1.46   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36   1.46   thorpej  */
     37    1.1   reinoud 
     38    1.1   reinoud /*
     39    1.1   reinoud  * Copyright (c) 1994,1995 Mark Brinicombe.
     40    1.1   reinoud  * All rights reserved.
     41    1.1   reinoud  *
     42    1.1   reinoud  * Redistribution and use in source and binary forms, with or without
     43    1.1   reinoud  * modification, are permitted provided that the following conditions
     44    1.1   reinoud  * are met:
     45    1.1   reinoud  * 1. Redistributions of source code must retain the above copyright
     46    1.1   reinoud  *    notice, this list of conditions and the following disclaimer.
     47    1.1   reinoud  * 2. Redistributions in binary form must reproduce the above copyright
     48    1.1   reinoud  *    notice, this list of conditions and the following disclaimer in the
     49    1.1   reinoud  *    documentation and/or other materials provided with the distribution.
     50    1.1   reinoud  * 3. All advertising materials mentioning features or use of this software
     51    1.1   reinoud  *    must display the following acknowledgement:
     52    1.1   reinoud  *	This product includes software developed by Mark Brinicombe
     53    1.1   reinoud  * 4. The name of the author may not be used to endorse or promote products
     54    1.1   reinoud  *    derived from this software without specific prior written permission.
     55    1.1   reinoud  *
     56    1.1   reinoud  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     57    1.1   reinoud  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     58    1.1   reinoud  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     59    1.1   reinoud  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     60    1.1   reinoud  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     61    1.1   reinoud  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     62    1.1   reinoud  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     63    1.1   reinoud  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     64    1.1   reinoud  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     65    1.1   reinoud  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     66    1.1   reinoud  */
     67    1.1   reinoud 
     68    1.1   reinoud #ifndef	_ARM32_PMAP_H_
     69    1.1   reinoud #define	_ARM32_PMAP_H_
     70    1.1   reinoud 
     71   1.18   thorpej #ifdef _KERNEL
     72   1.18   thorpej 
     73   1.52   thorpej #include <arm/cpuconf.h>
     74   1.75       bsh #include <arm/arm32/pte.h>
     75   1.75       bsh #ifndef _LOCORE
     76   1.85      matt #if defined(_KERNEL_OPT)
     77   1.85      matt #include "opt_arm32_pmap.h"
     78   1.85      matt #endif
     79   1.19   thorpej #include <arm/cpufunc.h>
     80   1.12     chris #include <uvm/uvm_object.h>
     81   1.75       bsh #endif
     82    1.1   reinoud 
     83    1.1   reinoud /*
     84   1.11     chris  * a pmap describes a processes' 4GB virtual address space.  this
     85   1.11     chris  * virtual address space can be broken up into 4096 1MB regions which
     86   1.38   thorpej  * are described by L1 PTEs in the L1 table.
     87   1.11     chris  *
     88   1.38   thorpej  * There is a line drawn at KERNEL_BASE.  Everything below that line
     89   1.38   thorpej  * changes when the VM context is switched.  Everything above that line
     90   1.38   thorpej  * is the same no matter which VM context is running.  This is achieved
     91   1.38   thorpej  * by making the L1 PTEs for those slots above KERNEL_BASE reference
     92   1.38   thorpej  * kernel L2 tables.
     93   1.11     chris  *
     94   1.38   thorpej  * The basic layout of the virtual address space thus looks like this:
     95   1.38   thorpej  *
     96   1.38   thorpej  *	0xffffffff
     97   1.38   thorpej  *	.
     98   1.38   thorpej  *	.
     99   1.38   thorpej  *	.
    100   1.38   thorpej  *	KERNEL_BASE
    101   1.38   thorpej  *	--------------------
    102   1.38   thorpej  *	.
    103   1.38   thorpej  *	.
    104   1.38   thorpej  *	.
    105   1.38   thorpej  *	0x00000000
    106   1.11     chris  */
    107   1.11     chris 
    108   1.65       scw /*
    109   1.65       scw  * The number of L2 descriptor tables which can be tracked by an l2_dtable.
    110   1.65       scw  * A bucket size of 16 provides for 16MB of contiguous virtual address
    111   1.65       scw  * space per l2_dtable. Most processes will, therefore, require only two or
    112   1.65       scw  * three of these to map their whole working set.
    113   1.65       scw  */
    114   1.65       scw #define	L2_BUCKET_LOG2	4
    115   1.65       scw #define	L2_BUCKET_SIZE	(1 << L2_BUCKET_LOG2)
    116   1.65       scw 
    117   1.65       scw /*
    118   1.65       scw  * Given the above "L2-descriptors-per-l2_dtable" constant, the number
    119   1.65       scw  * of l2_dtable structures required to track all possible page descriptors
    120   1.65       scw  * mappable by an L1 translation table is given by the following constants:
    121   1.65       scw  */
    122   1.65       scw #define	L2_LOG2		((32 - L1_S_SHIFT) - L2_BUCKET_LOG2)
    123   1.65       scw #define	L2_SIZE		(1 << L2_LOG2)
    124   1.65       scw 
    125   1.90      matt /*
    126   1.90      matt  * tell MI code that the cache is virtually-indexed.
    127   1.90      matt  * ARMv6 is physically-tagged but all others are virtually-tagged.
    128   1.90      matt  */
    129   1.95  jmcneill #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
    130   1.90      matt #define PMAP_CACHE_VIPT
    131   1.90      matt #else
    132   1.90      matt #define PMAP_CACHE_VIVT
    133   1.90      matt #endif
    134   1.90      matt 
    135   1.75       bsh #ifndef _LOCORE
    136   1.75       bsh 
    137   1.65       scw struct l1_ttable;
    138   1.65       scw struct l2_dtable;
    139   1.65       scw 
    140   1.65       scw /*
    141   1.65       scw  * Track cache/tlb occupancy using the following structure
    142   1.65       scw  */
    143   1.65       scw union pmap_cache_state {
    144   1.65       scw 	struct {
    145   1.65       scw 		union {
    146   1.65       scw 			u_int8_t csu_cache_b[2];
    147   1.65       scw 			u_int16_t csu_cache;
    148   1.65       scw 		} cs_cache_u;
    149   1.65       scw 
    150   1.65       scw 		union {
    151   1.65       scw 			u_int8_t csu_tlb_b[2];
    152   1.65       scw 			u_int16_t csu_tlb;
    153   1.65       scw 		} cs_tlb_u;
    154   1.65       scw 	} cs_s;
    155   1.65       scw 	u_int32_t cs_all;
    156   1.65       scw };
    157   1.65       scw #define	cs_cache_id	cs_s.cs_cache_u.csu_cache_b[0]
    158   1.65       scw #define	cs_cache_d	cs_s.cs_cache_u.csu_cache_b[1]
    159   1.65       scw #define	cs_cache	cs_s.cs_cache_u.csu_cache
    160   1.65       scw #define	cs_tlb_id	cs_s.cs_tlb_u.csu_tlb_b[0]
    161   1.65       scw #define	cs_tlb_d	cs_s.cs_tlb_u.csu_tlb_b[1]
    162   1.65       scw #define	cs_tlb		cs_s.cs_tlb_u.csu_tlb
    163   1.65       scw 
    164   1.65       scw /*
    165   1.65       scw  * Assigned to cs_all to force cacheops to work for a particular pmap
    166   1.65       scw  */
    167   1.65       scw #define	PMAP_CACHE_STATE_ALL	0xffffffffu
    168   1.65       scw 
    169   1.65       scw /*
    170   1.73   thorpej  * This structure is used by machine-dependent code to describe
    171   1.73   thorpej  * static mappings of devices, created at bootstrap time.
    172   1.73   thorpej  */
    173   1.73   thorpej struct pmap_devmap {
    174   1.73   thorpej 	vaddr_t		pd_va;		/* virtual address */
    175   1.73   thorpej 	paddr_t		pd_pa;		/* physical address */
    176   1.73   thorpej 	psize_t		pd_size;	/* size of region */
    177   1.73   thorpej 	vm_prot_t	pd_prot;	/* protection code */
    178   1.73   thorpej 	int		pd_cache;	/* cache attributes */
    179   1.73   thorpej };
    180   1.73   thorpej 
    181   1.73   thorpej /*
    182   1.65       scw  * The pmap structure itself
    183   1.65       scw  */
    184   1.65       scw struct pmap {
    185   1.65       scw 	u_int8_t		pm_domain;
    186   1.80   thorpej 	bool			pm_remove_all;
    187   1.82       scw 	bool			pm_activated;
    188   1.65       scw 	struct l1_ttable	*pm_l1;
    189   1.82       scw 	pd_entry_t		*pm_pl1vec;
    190   1.82       scw 	pd_entry_t		pm_l1vec;
    191   1.65       scw 	union pmap_cache_state	pm_cstate;
    192   1.65       scw 	struct uvm_object	pm_obj;
    193  1.100     rmind 	kmutex_t		pm_obj_lock;
    194   1.65       scw #define	pm_lock pm_obj.vmobjlock
    195   1.65       scw 	struct l2_dtable	*pm_l2[L2_SIZE];
    196   1.65       scw 	struct pmap_statistics	pm_stats;
    197   1.65       scw 	LIST_ENTRY(pmap)	pm_list;
    198   1.65       scw };
    199   1.65       scw 
    200    1.1   reinoud /*
    201    1.1   reinoud  * Physical / virtual address structure. In a number of places (particularly
    202    1.1   reinoud  * during bootstrapping) we need to keep track of the physical and virtual
    203    1.1   reinoud  * addresses of various pages
    204    1.1   reinoud  */
    205   1.28   thorpej typedef struct pv_addr {
    206   1.28   thorpej 	SLIST_ENTRY(pv_addr) pv_list;
    207    1.3      matt 	paddr_t pv_pa;
    208    1.2      matt 	vaddr_t pv_va;
    209   1.85      matt 	vsize_t pv_size;
    210    1.1   reinoud } pv_addr_t;
    211   1.85      matt typedef SLIST_HEAD(, pv_addr) pv_addrqh_t;
    212   1.85      matt 
    213   1.85      matt extern pv_addrqh_t pmap_freeq;
    214   1.85      matt extern pv_addr_t kernelpages;
    215   1.85      matt extern pv_addr_t systempage;
    216   1.85      matt extern pv_addr_t kernel_l1pt;
    217    1.1   reinoud 
    218    1.1   reinoud /*
    219   1.24   thorpej  * Determine various modes for PTEs (user vs. kernel, cacheable
    220   1.24   thorpej  * vs. non-cacheable).
    221   1.24   thorpej  */
    222   1.24   thorpej #define	PTE_KERNEL	0
    223   1.24   thorpej #define	PTE_USER	1
    224   1.24   thorpej #define	PTE_NOCACHE	0
    225   1.24   thorpej #define	PTE_CACHE	1
    226   1.65       scw #define	PTE_PAGETABLE	2
    227   1.24   thorpej 
    228   1.24   thorpej /*
    229   1.43   thorpej  * Flags that indicate attributes of pages or mappings of pages.
    230   1.43   thorpej  *
    231   1.43   thorpej  * The PVF_MOD and PVF_REF flags are stored in the mdpage for each
    232   1.43   thorpej  * page.  PVF_WIRED, PVF_WRITE, and PVF_NC are kept in individual
    233   1.43   thorpej  * pv_entry's for each page.  They live in the same "namespace" so
    234   1.43   thorpej  * that we can clear multiple attributes at a time.
    235   1.43   thorpej  *
    236   1.43   thorpej  * Note the "non-cacheable" flag generally means the page has
    237   1.43   thorpej  * multiple mappings in a given address space.
    238   1.43   thorpej  */
    239   1.43   thorpej #define	PVF_MOD		0x01		/* page is modified */
    240   1.43   thorpej #define	PVF_REF		0x02		/* page is referenced */
    241   1.43   thorpej #define	PVF_WIRED	0x04		/* mapping is wired */
    242   1.43   thorpej #define	PVF_WRITE	0x08		/* mapping is writable */
    243   1.56   thorpej #define	PVF_EXEC	0x10		/* mapping is executable */
    244   1.90      matt #ifdef PMAP_CACHE_VIVT
    245   1.65       scw #define	PVF_UNC		0x20		/* mapping is 'user' non-cacheable */
    246   1.65       scw #define	PVF_KNC		0x40		/* mapping is 'kernel' non-cacheable */
    247   1.90      matt #define	PVF_NC		(PVF_UNC|PVF_KNC)
    248   1.90      matt #endif
    249   1.90      matt #ifdef PMAP_CACHE_VIPT
    250   1.90      matt #define	PVF_NC		0x20		/* mapping is 'kernel' non-cacheable */
    251   1.90      matt #define	PVF_MULTCLR	0x40		/* mapping is multi-colored */
    252   1.90      matt #endif
    253   1.85      matt #define	PVF_COLORED	0x80		/* page has or had a color */
    254   1.85      matt #define	PVF_KENTRY	0x0100		/* page entered via pmap_kenter_pa */
    255   1.86      matt #define	PVF_KMPAGE	0x0200		/* page is used for kmem */
    256   1.87      matt #define	PVF_DIRTY	0x0400		/* page may have dirty cache lines */
    257   1.88      matt #define	PVF_KMOD	0x0800		/* unmanaged page is modified  */
    258   1.88      matt #define	PVF_KWRITE	(PVF_KENTRY|PVF_WRITE)
    259   1.88      matt #define	PVF_DMOD	(PVF_MOD|PVF_KMOD|PVF_KMPAGE)
    260   1.43   thorpej 
    261   1.43   thorpej /*
    262    1.1   reinoud  * Commonly referenced structures
    263    1.1   reinoud  */
    264    1.4      matt extern int		pmap_debug_level; /* Only exists if PMAP_DEBUG */
    265    1.1   reinoud 
    266    1.1   reinoud /*
    267    1.1   reinoud  * Macros that we need to export
    268    1.1   reinoud  */
    269    1.1   reinoud #define	pmap_resident_count(pmap)	((pmap)->pm_stats.resident_count)
    270    1.1   reinoud #define	pmap_wired_count(pmap)		((pmap)->pm_stats.wired_count)
    271   1.31   thorpej 
    272   1.43   thorpej #define	pmap_is_modified(pg)	\
    273   1.43   thorpej 	(((pg)->mdpage.pvh_attrs & PVF_MOD) != 0)
    274   1.43   thorpej #define	pmap_is_referenced(pg)	\
    275   1.43   thorpej 	(((pg)->mdpage.pvh_attrs & PVF_REF) != 0)
    276   1.96  uebayasi #define	pmap_is_page_colored_p(md)	\
    277   1.96  uebayasi 	(((md)->pvh_attrs & PVF_COLORED) != 0)
    278   1.41   thorpej 
    279   1.41   thorpej #define	pmap_copy(dp, sp, da, l, sa)	/* nothing */
    280   1.60       chs 
    281   1.35   thorpej #define pmap_phys_address(ppn)		(arm_ptob((ppn)))
    282   1.98  macallan u_int arm32_mmap_flags(paddr_t);
    283   1.98  macallan #define ARM32_MMAP_WRITECOMBINE	0x40000000
    284   1.98  macallan #define ARM32_MMAP_CACHEABLE		0x20000000
    285   1.98  macallan #define pmap_mmap_flags(ppn)			arm32_mmap_flags(ppn)
    286    1.1   reinoud 
    287    1.1   reinoud /*
    288    1.1   reinoud  * Functions that we need to export
    289    1.1   reinoud  */
    290   1.39   thorpej void	pmap_procwr(struct proc *, vaddr_t, int);
    291   1.65       scw void	pmap_remove_all(pmap_t);
    292   1.80   thorpej bool	pmap_extract(pmap_t, vaddr_t, paddr_t *);
    293   1.39   thorpej 
    294    1.1   reinoud #define	PMAP_NEED_PROCWR
    295   1.29     chris #define PMAP_GROWKERNEL		/* turn on pmap_growkernel interface */
    296   1.92   thorpej #define	PMAP_ENABLE_PMAP_KMPAGE	/* enable the PMAP_KMPAGE flag */
    297    1.4      matt 
    298   1.95  jmcneill #if (ARM_MMU_V6 + ARM_MMU_V7) > 0
    299   1.85      matt #define	PMAP_PREFER(hint, vap, sz, td)	pmap_prefer((hint), (vap), (td))
    300   1.85      matt void	pmap_prefer(vaddr_t, vaddr_t *, int);
    301   1.85      matt #endif
    302   1.85      matt 
    303   1.85      matt void	pmap_icache_sync_range(pmap_t, vaddr_t, vaddr_t);
    304   1.85      matt 
    305   1.39   thorpej /* Functions we use internally. */
    306   1.85      matt #ifdef PMAP_STEAL_MEMORY
    307   1.85      matt void	pmap_boot_pagealloc(psize_t, psize_t, psize_t, pv_addr_t *);
    308   1.85      matt void	pmap_boot_pageadd(pv_addr_t *);
    309   1.85      matt vaddr_t	pmap_steal_memory(vsize_t, vaddr_t *, vaddr_t *);
    310   1.85      matt #endif
    311   1.85      matt void	pmap_bootstrap(vaddr_t, vaddr_t);
    312   1.65       scw 
    313   1.78       scw void	pmap_do_remove(pmap_t, vaddr_t, vaddr_t, int);
    314   1.70       scw int	pmap_fault_fixup(pmap_t, vaddr_t, vm_prot_t, int);
    315   1.80   thorpej bool	pmap_get_pde_pte(pmap_t, vaddr_t, pd_entry_t **, pt_entry_t **);
    316   1.80   thorpej bool	pmap_get_pde(pmap_t, vaddr_t, pd_entry_t **);
    317   1.65       scw void	pmap_set_pcb_pagedir(pmap_t, struct pcb *);
    318   1.65       scw 
    319   1.65       scw void	pmap_debug(int);
    320   1.39   thorpej void	pmap_postinit(void);
    321   1.42   thorpej 
    322   1.42   thorpej void	vector_page_setprot(int);
    323   1.24   thorpej 
    324   1.73   thorpej const struct pmap_devmap *pmap_devmap_find_pa(paddr_t, psize_t);
    325   1.73   thorpej const struct pmap_devmap *pmap_devmap_find_va(vaddr_t, vsize_t);
    326   1.73   thorpej 
    327   1.24   thorpej /* Bootstrapping routines. */
    328   1.24   thorpej void	pmap_map_section(vaddr_t, vaddr_t, paddr_t, int, int);
    329   1.25   thorpej void	pmap_map_entry(vaddr_t, vaddr_t, paddr_t, int, int);
    330   1.28   thorpej vsize_t	pmap_map_chunk(vaddr_t, vaddr_t, paddr_t, vsize_t, int, int);
    331   1.28   thorpej void	pmap_link_l2pt(vaddr_t, vaddr_t, pv_addr_t *);
    332   1.73   thorpej void	pmap_devmap_bootstrap(vaddr_t, const struct pmap_devmap *);
    333   1.74   thorpej void	pmap_devmap_register(const struct pmap_devmap *);
    334   1.13     chris 
    335   1.13     chris /*
    336   1.13     chris  * Special page zero routine for use by the idle loop (no cache cleans).
    337   1.13     chris  */
    338   1.80   thorpej bool	pmap_pageidlezero(paddr_t);
    339   1.13     chris #define PMAP_PAGEIDLEZERO(pa)	pmap_pageidlezero((pa))
    340    1.1   reinoud 
    341   1.29     chris /*
    342   1.84     chris  * used by dumpsys to record the PA of the L1 table
    343   1.84     chris  */
    344   1.84     chris uint32_t pmap_kernel_L1_addr(void);
    345   1.84     chris /*
    346   1.29     chris  * The current top of kernel VM
    347   1.29     chris  */
    348   1.29     chris extern vaddr_t	pmap_curmaxkvaddr;
    349    1.1   reinoud 
    350    1.1   reinoud /*
    351    1.1   reinoud  * Useful macros and constants
    352    1.1   reinoud  */
    353   1.59   thorpej 
    354   1.65       scw /* Virtual address to page table entry */
    355   1.79     perry static inline pt_entry_t *
    356   1.65       scw vtopte(vaddr_t va)
    357   1.65       scw {
    358   1.65       scw 	pd_entry_t *pdep;
    359   1.65       scw 	pt_entry_t *ptep;
    360   1.65       scw 
    361   1.81   thorpej 	if (pmap_get_pde_pte(pmap_kernel(), va, &pdep, &ptep) == false)
    362   1.65       scw 		return (NULL);
    363   1.65       scw 	return (ptep);
    364   1.65       scw }
    365   1.65       scw 
    366   1.65       scw /*
    367   1.65       scw  * Virtual address to physical address
    368   1.65       scw  */
    369   1.79     perry static inline paddr_t
    370   1.65       scw vtophys(vaddr_t va)
    371   1.65       scw {
    372   1.65       scw 	paddr_t pa;
    373   1.65       scw 
    374   1.81   thorpej 	if (pmap_extract(pmap_kernel(), va, &pa) == false)
    375   1.65       scw 		return (0);	/* XXXSCW: Panic? */
    376   1.65       scw 
    377   1.65       scw 	return (pa);
    378   1.65       scw }
    379   1.65       scw 
    380   1.65       scw /*
    381   1.65       scw  * The new pmap ensures that page-tables are always mapping Write-Thru.
    382   1.65       scw  * Thus, on some platforms we can run fast and loose and avoid syncing PTEs
    383   1.65       scw  * on every change.
    384   1.65       scw  *
    385   1.69   thorpej  * Unfortunately, not all CPUs have a write-through cache mode.  So we
    386   1.69   thorpej  * define PMAP_NEEDS_PTE_SYNC for C code to conditionally do PTE syncs,
    387   1.69   thorpej  * and if there is the chance for PTE syncs to be needed, we define
    388   1.69   thorpej  * PMAP_INCLUDE_PTE_SYNC so e.g. assembly code can include (and run)
    389   1.69   thorpej  * the code.
    390   1.69   thorpej  */
    391   1.69   thorpej extern int pmap_needs_pte_sync;
    392   1.69   thorpej #if defined(_KERNEL_OPT)
    393   1.69   thorpej /*
    394   1.69   thorpej  * StrongARM SA-1 caches do not have a write-through mode.  So, on these,
    395   1.69   thorpej  * we need to do PTE syncs.  If only SA-1 is configured, then evaluate
    396   1.69   thorpej  * this at compile time.
    397   1.69   thorpej  */
    398   1.95  jmcneill #if (ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7 != 0) && (ARM_NMMUS == 1)
    399   1.69   thorpej #define	PMAP_NEEDS_PTE_SYNC	1
    400   1.69   thorpej #define	PMAP_INCLUDE_PTE_SYNC
    401   1.69   thorpej #elif (ARM_MMU_SA1 == 0)
    402   1.69   thorpej #define	PMAP_NEEDS_PTE_SYNC	0
    403   1.69   thorpej #endif
    404   1.69   thorpej #endif /* _KERNEL_OPT */
    405   1.69   thorpej 
    406   1.69   thorpej /*
    407   1.69   thorpej  * Provide a fallback in case we were not able to determine it at
    408   1.69   thorpej  * compile-time.
    409   1.65       scw  */
    410   1.69   thorpej #ifndef PMAP_NEEDS_PTE_SYNC
    411   1.69   thorpej #define	PMAP_NEEDS_PTE_SYNC	pmap_needs_pte_sync
    412   1.69   thorpej #define	PMAP_INCLUDE_PTE_SYNC
    413   1.69   thorpej #endif
    414   1.65       scw 
    415   1.69   thorpej #define	PTE_SYNC(pte)							\
    416   1.69   thorpej do {									\
    417   1.69   thorpej 	if (PMAP_NEEDS_PTE_SYNC)					\
    418   1.69   thorpej 		cpu_dcache_wb_range((vaddr_t)(pte), sizeof(pt_entry_t));\
    419   1.69   thorpej } while (/*CONSTCOND*/0)
    420   1.69   thorpej 
    421   1.69   thorpej #define	PTE_SYNC_RANGE(pte, cnt)					\
    422   1.69   thorpej do {									\
    423   1.69   thorpej 	if (PMAP_NEEDS_PTE_SYNC) {					\
    424   1.69   thorpej 		cpu_dcache_wb_range((vaddr_t)(pte),			\
    425   1.69   thorpej 		    (cnt) << 2); /* * sizeof(pt_entry_t) */		\
    426   1.69   thorpej 	}								\
    427   1.69   thorpej } while (/*CONSTCOND*/0)
    428   1.65       scw 
    429   1.36   thorpej #define	l1pte_valid(pde)	((pde) != 0)
    430   1.44   thorpej #define	l1pte_section_p(pde)	(((pde) & L1_TYPE_MASK) == L1_TYPE_S)
    431   1.44   thorpej #define	l1pte_page_p(pde)	(((pde) & L1_TYPE_MASK) == L1_TYPE_C)
    432   1.44   thorpej #define	l1pte_fpage_p(pde)	(((pde) & L1_TYPE_MASK) == L1_TYPE_F)
    433   1.36   thorpej 
    434   1.65       scw #define l2pte_index(v)		(((v) & L2_ADDR_BITS) >> L2_S_SHIFT)
    435   1.85      matt #define	l2pte_valid(pte)	(((pte) & L2_TYPE_MASK) != L2_TYPE_INV)
    436   1.44   thorpej #define	l2pte_pa(pte)		((pte) & L2_S_FRAME)
    437   1.77       scw #define l2pte_minidata(pte)	(((pte) & \
    438   1.85      matt 				 (L2_B | L2_C | L2_XS_T_TEX(TEX_XSCALE_X)))\
    439   1.85      matt 				 == (L2_C | L2_XS_T_TEX(TEX_XSCALE_X)))
    440   1.35   thorpej 
    441    1.1   reinoud /* L1 and L2 page table macros */
    442   1.36   thorpej #define pmap_pde_v(pde)		l1pte_valid(*(pde))
    443   1.36   thorpej #define pmap_pde_section(pde)	l1pte_section_p(*(pde))
    444   1.36   thorpej #define pmap_pde_page(pde)	l1pte_page_p(*(pde))
    445   1.36   thorpej #define pmap_pde_fpage(pde)	l1pte_fpage_p(*(pde))
    446   1.16  rearnsha 
    447   1.36   thorpej #define	pmap_pte_v(pte)		l2pte_valid(*(pte))
    448   1.36   thorpej #define	pmap_pte_pa(pte)	l2pte_pa(*(pte))
    449   1.35   thorpej 
    450    1.1   reinoud /* Size of the kernel part of the L1 page table */
    451    1.1   reinoud #define KERNEL_PD_SIZE	\
    452   1.44   thorpej 	(L1_TABLE_SIZE - (KERNEL_BASE >> L1_S_SHIFT) * sizeof(pd_entry_t))
    453   1.20       chs 
    454   1.46   thorpej /************************* ARM MMU configuration *****************************/
    455   1.46   thorpej 
    456   1.95  jmcneill #if (ARM_MMU_GENERIC + ARM_MMU_SA1 + ARM_MMU_V6 + ARM_MMU_V7) != 0
    457   1.51   thorpej void	pmap_copy_page_generic(paddr_t, paddr_t);
    458   1.51   thorpej void	pmap_zero_page_generic(paddr_t);
    459   1.51   thorpej 
    460   1.46   thorpej void	pmap_pte_init_generic(void);
    461   1.69   thorpej #if defined(CPU_ARM8)
    462   1.69   thorpej void	pmap_pte_init_arm8(void);
    463   1.69   thorpej #endif
    464   1.46   thorpej #if defined(CPU_ARM9)
    465   1.46   thorpej void	pmap_pte_init_arm9(void);
    466   1.46   thorpej #endif /* CPU_ARM9 */
    467   1.76  rearnsha #if defined(CPU_ARM10)
    468   1.76  rearnsha void	pmap_pte_init_arm10(void);
    469   1.76  rearnsha #endif /* CPU_ARM10 */
    470   1.94  uebayasi #if defined(CPU_ARM11)
    471   1.94  uebayasi void	pmap_pte_init_arm11(void);
    472   1.94  uebayasi #endif /* CPU_ARM11 */
    473   1.99       bsh #if defined(CPU_ARM11MPCORE)
    474   1.99       bsh void	pmap_pte_init_arm11mpcore(void);
    475   1.99       bsh #endif
    476   1.69   thorpej #endif /* (ARM_MMU_GENERIC + ARM_MMU_SA1) != 0 */
    477   1.69   thorpej 
    478   1.69   thorpej #if ARM_MMU_SA1 == 1
    479   1.69   thorpej void	pmap_pte_init_sa1(void);
    480   1.69   thorpej #endif /* ARM_MMU_SA1 == 1 */
    481   1.46   thorpej 
    482   1.52   thorpej #if ARM_MMU_XSCALE == 1
    483   1.51   thorpej void	pmap_copy_page_xscale(paddr_t, paddr_t);
    484   1.51   thorpej void	pmap_zero_page_xscale(paddr_t);
    485   1.51   thorpej 
    486   1.46   thorpej void	pmap_pte_init_xscale(void);
    487   1.50   thorpej 
    488   1.50   thorpej void	xscale_setup_minidata(vaddr_t, vaddr_t, paddr_t);
    489   1.77       scw 
    490   1.77       scw #define	PMAP_UAREA(va)		pmap_uarea(va)
    491   1.77       scw void	pmap_uarea(vaddr_t);
    492   1.52   thorpej #endif /* ARM_MMU_XSCALE == 1 */
    493   1.46   thorpej 
    494   1.95  jmcneill #if ARM_MMU_V7 == 1
    495   1.95  jmcneill void	pmap_pte_init_armv7(void);
    496   1.95  jmcneill #endif /* ARM_MMU_V7 */
    497   1.95  jmcneill 
    498   1.49   thorpej extern pt_entry_t		pte_l1_s_cache_mode;
    499   1.49   thorpej extern pt_entry_t		pte_l1_s_cache_mask;
    500   1.49   thorpej 
    501   1.49   thorpej extern pt_entry_t		pte_l2_l_cache_mode;
    502   1.49   thorpej extern pt_entry_t		pte_l2_l_cache_mask;
    503   1.49   thorpej 
    504   1.49   thorpej extern pt_entry_t		pte_l2_s_cache_mode;
    505   1.49   thorpej extern pt_entry_t		pte_l2_s_cache_mask;
    506   1.46   thorpej 
    507   1.65       scw extern pt_entry_t		pte_l1_s_cache_mode_pt;
    508   1.65       scw extern pt_entry_t		pte_l2_l_cache_mode_pt;
    509   1.65       scw extern pt_entry_t		pte_l2_s_cache_mode_pt;
    510   1.65       scw 
    511   1.98  macallan extern pt_entry_t		pte_l1_s_wc_mode;
    512   1.98  macallan extern pt_entry_t		pte_l2_l_wc_mode;
    513   1.98  macallan extern pt_entry_t		pte_l2_s_wc_mode;
    514   1.98  macallan 
    515   1.95  jmcneill extern pt_entry_t		pte_l1_s_prot_u;
    516   1.95  jmcneill extern pt_entry_t		pte_l1_s_prot_w;
    517   1.95  jmcneill extern pt_entry_t		pte_l1_s_prot_ro;
    518   1.95  jmcneill extern pt_entry_t		pte_l1_s_prot_mask;
    519   1.95  jmcneill 
    520   1.46   thorpej extern pt_entry_t		pte_l2_s_prot_u;
    521   1.46   thorpej extern pt_entry_t		pte_l2_s_prot_w;
    522   1.95  jmcneill extern pt_entry_t		pte_l2_s_prot_ro;
    523   1.46   thorpej extern pt_entry_t		pte_l2_s_prot_mask;
    524   1.95  jmcneill 
    525   1.95  jmcneill extern pt_entry_t		pte_l2_l_prot_u;
    526   1.95  jmcneill extern pt_entry_t		pte_l2_l_prot_w;
    527   1.95  jmcneill extern pt_entry_t		pte_l2_l_prot_ro;
    528   1.95  jmcneill extern pt_entry_t		pte_l2_l_prot_mask;
    529   1.95  jmcneill 
    530   1.46   thorpej extern pt_entry_t		pte_l1_s_proto;
    531   1.46   thorpej extern pt_entry_t		pte_l1_c_proto;
    532   1.46   thorpej extern pt_entry_t		pte_l2_s_proto;
    533   1.46   thorpej 
    534   1.51   thorpej extern void (*pmap_copy_page_func)(paddr_t, paddr_t);
    535   1.51   thorpej extern void (*pmap_zero_page_func)(paddr_t);
    536   1.75       bsh 
    537   1.75       bsh #endif /* !_LOCORE */
    538   1.51   thorpej 
    539   1.46   thorpej /*****************************************************************************/
    540   1.46   thorpej 
    541   1.20       chs /*
    542   1.65       scw  * Definitions for MMU domains
    543   1.65       scw  */
    544   1.65       scw #define	PMAP_DOMAINS		15	/* 15 'user' domains (0-14) */
    545   1.65       scw #define	PMAP_DOMAIN_KERNEL	15	/* The kernel uses domain #15 */
    546   1.45   thorpej 
    547   1.45   thorpej /*
    548   1.45   thorpej  * These macros define the various bit masks in the PTE.
    549   1.45   thorpej  *
    550   1.45   thorpej  * We use these macros since we use different bits on different processor
    551   1.45   thorpej  * models.
    552   1.45   thorpej  */
    553   1.95  jmcneill #define	L1_S_PROT_U_generic	(L1_S_AP(AP_U))
    554   1.95  jmcneill #define	L1_S_PROT_W_generic	(L1_S_AP(AP_W))
    555   1.95  jmcneill #define	L1_S_PROT_RO_generic	(0)
    556   1.95  jmcneill #define	L1_S_PROT_MASK_generic	(L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
    557   1.95  jmcneill 
    558   1.95  jmcneill #define	L1_S_PROT_U_xscale	(L1_S_AP(AP_U))
    559   1.95  jmcneill #define	L1_S_PROT_W_xscale	(L1_S_AP(AP_W))
    560   1.95  jmcneill #define	L1_S_PROT_RO_xscale	(0)
    561   1.95  jmcneill #define	L1_S_PROT_MASK_xscale	(L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
    562   1.95  jmcneill 
    563   1.99       bsh #define	L1_S_PROT_U_armv6	(L1_S_AP(AP_R) | L1_S_AP(AP_U))
    564   1.99       bsh #define	L1_S_PROT_W_armv6	(L1_S_AP(AP_W))
    565   1.99       bsh #define	L1_S_PROT_RO_armv6	(L1_S_AP(AP_R) | L1_S_AP(AP_RO))
    566   1.99       bsh #define	L1_S_PROT_MASK_armv6	(L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
    567   1.99       bsh 
    568   1.95  jmcneill #define	L1_S_PROT_U_armv7	(L1_S_AP(AP_R) | L1_S_AP(AP_U))
    569   1.95  jmcneill #define	L1_S_PROT_W_armv7	(L1_S_AP(AP_W))
    570   1.95  jmcneill #define	L1_S_PROT_RO_armv7	(L1_S_AP(AP_R) | L1_S_AP(AP_RO))
    571   1.95  jmcneill #define	L1_S_PROT_MASK_armv7	(L1_S_PROT_U|L1_S_PROT_W|L1_S_PROT_RO)
    572   1.45   thorpej 
    573   1.49   thorpej #define	L1_S_CACHE_MASK_generic	(L1_S_B|L1_S_C)
    574   1.85      matt #define	L1_S_CACHE_MASK_xscale	(L1_S_B|L1_S_C|L1_S_XS_TEX(TEX_XSCALE_X))
    575   1.99       bsh #define	L1_S_CACHE_MASK_armv6	(L1_S_B|L1_S_C|L1_S_XS_TEX(TEX_ARMV6_TEX))
    576   1.95  jmcneill #define	L1_S_CACHE_MASK_armv7	(L1_S_B|L1_S_C)
    577   1.45   thorpej 
    578   1.95  jmcneill #define	L2_L_PROT_U_generic	(L2_AP(AP_U))
    579   1.95  jmcneill #define	L2_L_PROT_W_generic	(L2_AP(AP_W))
    580   1.95  jmcneill #define	L2_L_PROT_RO_generic	(0)
    581   1.95  jmcneill #define	L2_L_PROT_MASK_generic	(L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
    582   1.95  jmcneill 
    583   1.95  jmcneill #define	L2_L_PROT_U_xscale	(L2_AP(AP_U))
    584   1.95  jmcneill #define	L2_L_PROT_W_xscale	(L2_AP(AP_W))
    585   1.95  jmcneill #define	L2_L_PROT_RO_xscale	(0)
    586   1.95  jmcneill #define	L2_L_PROT_MASK_xscale	(L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
    587   1.95  jmcneill 
    588   1.99       bsh #define	L2_L_PROT_U_armv6n	(L2_AP0(AP_R) | L2_AP0(AP_U))
    589   1.99       bsh #define	L2_L_PROT_W_armv6n	(L2_AP0(AP_W))
    590   1.99       bsh #define	L2_L_PROT_RO_armv6n	(L2_AP0(AP_R) | L2_AP0(AP_RO))
    591   1.99       bsh #define	L2_L_PROT_MASK_armv6n	(L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
    592   1.99       bsh 
    593   1.95  jmcneill #define	L2_L_PROT_U_armv7	(L2_AP0(AP_R) | L2_AP0(AP_U))
    594   1.95  jmcneill #define	L2_L_PROT_W_armv7	(L2_AP0(AP_W))
    595   1.95  jmcneill #define	L2_L_PROT_RO_armv7	(L2_AP0(AP_R) | L2_AP0(AP_RO))
    596   1.95  jmcneill #define	L2_L_PROT_MASK_armv7	(L2_L_PROT_U|L2_L_PROT_W|L2_L_PROT_RO)
    597   1.45   thorpej 
    598   1.49   thorpej #define	L2_L_CACHE_MASK_generic	(L2_B|L2_C)
    599   1.85      matt #define	L2_L_CACHE_MASK_xscale	(L2_B|L2_C|L2_XS_L_TEX(TEX_XSCALE_X))
    600   1.99       bsh #define	L2_L_CACHE_MASK_armv6	(L2_B|L2_C|L2_V6_L_TEX(TEX_ARMV6_TEX))
    601   1.95  jmcneill #define	L2_L_CACHE_MASK_armv7	(L2_B|L2_C)
    602   1.49   thorpej 
    603   1.46   thorpej #define	L2_S_PROT_U_generic	(L2_AP(AP_U))
    604   1.46   thorpej #define	L2_S_PROT_W_generic	(L2_AP(AP_W))
    605   1.95  jmcneill #define	L2_S_PROT_RO_generic	(0)
    606   1.95  jmcneill #define	L2_S_PROT_MASK_generic	(L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
    607   1.46   thorpej 
    608   1.48   thorpej #define	L2_S_PROT_U_xscale	(L2_AP0(AP_U))
    609   1.48   thorpej #define	L2_S_PROT_W_xscale	(L2_AP0(AP_W))
    610   1.95  jmcneill #define	L2_S_PROT_RO_xscale	(0)
    611   1.95  jmcneill #define	L2_S_PROT_MASK_xscale	(L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
    612   1.95  jmcneill 
    613   1.99       bsh #define	L2_S_PROT_U_armv6n	(L2_AP0(AP_R) | L2_AP0(AP_U))
    614   1.99       bsh #define	L2_S_PROT_W_armv6n	(L2_AP0(AP_W))
    615   1.99       bsh #define	L2_S_PROT_RO_armv6n	(L2_AP0(AP_R) | L2_AP0(AP_RO))
    616   1.99       bsh #define	L2_S_PROT_MASK_armv6n	(L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
    617   1.99       bsh 
    618   1.95  jmcneill #define	L2_S_PROT_U_armv7	(L2_AP0(AP_R) | L2_AP0(AP_U))
    619   1.95  jmcneill #define	L2_S_PROT_W_armv7	(L2_AP0(AP_W))
    620   1.95  jmcneill #define	L2_S_PROT_RO_armv7	(L2_AP0(AP_R) | L2_AP0(AP_RO))
    621   1.95  jmcneill #define	L2_S_PROT_MASK_armv7	(L2_S_PROT_U|L2_S_PROT_W|L2_S_PROT_RO)
    622   1.46   thorpej 
    623   1.49   thorpej #define	L2_S_CACHE_MASK_generic	(L2_B|L2_C)
    624   1.85      matt #define	L2_S_CACHE_MASK_xscale	(L2_B|L2_C|L2_XS_T_TEX(TEX_XSCALE_X))
    625   1.99       bsh #define	L2_XS_CACHE_MASK_armv6	(L2_B|L2_C|L2_V6_XS_TEX(TEX_ARMV6_TEX))
    626   1.99       bsh #define	L2_S_CACHE_MASK_armv6n	L2_XS_CACHE_MASK_armv6
    627   1.99       bsh #ifdef	ARMV6_EXTENDED_SMALL_PAGE
    628   1.99       bsh #define	L2_S_CACHE_MASK_armv6c	L2_XS_CACHE_MASK_armv6
    629   1.99       bsh #else
    630   1.99       bsh #define	L2_S_CACHE_MASK_armv6c	L2_S_CACHE_MASK_generic
    631   1.99       bsh #endif
    632   1.95  jmcneill #define	L2_S_CACHE_MASK_armv7	(L2_B|L2_C)
    633   1.46   thorpej 
    634   1.99       bsh 
    635   1.46   thorpej #define	L1_S_PROTO_generic	(L1_TYPE_S | L1_S_IMP)
    636   1.47   thorpej #define	L1_S_PROTO_xscale	(L1_TYPE_S)
    637   1.99       bsh #define	L1_S_PROTO_armv6	(L1_TYPE_S)
    638   1.95  jmcneill #define	L1_S_PROTO_armv7	(L1_TYPE_S)
    639   1.46   thorpej 
    640   1.46   thorpej #define	L1_C_PROTO_generic	(L1_TYPE_C | L1_C_IMP2)
    641   1.47   thorpej #define	L1_C_PROTO_xscale	(L1_TYPE_C)
    642   1.99       bsh #define	L1_C_PROTO_armv6	(L1_TYPE_C)
    643   1.95  jmcneill #define	L1_C_PROTO_armv7	(L1_TYPE_C)
    644   1.46   thorpej 
    645   1.46   thorpej #define	L2_L_PROTO		(L2_TYPE_L)
    646   1.46   thorpej 
    647   1.46   thorpej #define	L2_S_PROTO_generic	(L2_TYPE_S)
    648   1.85      matt #define	L2_S_PROTO_xscale	(L2_TYPE_XS)
    649   1.99       bsh #ifdef	ARMV6_EXTENDED_SMALL_PAGE
    650   1.99       bsh #define	L2_S_PROTO_armv6c	(L2_TYPE_XS)    /* XP=0, extended small page */
    651   1.99       bsh #else
    652   1.99       bsh #define	L2_S_PROTO_armv6c	(L2_TYPE_S)	/* XP=0, subpage APs */
    653   1.99       bsh #endif
    654   1.99       bsh #define	L2_S_PROTO_armv6n	(L2_TYPE_S)	/* with XP=1 */
    655   1.95  jmcneill #define	L2_S_PROTO_armv7	(L2_TYPE_S)
    656   1.45   thorpej 
    657   1.46   thorpej /*
    658   1.46   thorpej  * User-visible names for the ones that vary with MMU class.
    659   1.46   thorpej  */
    660   1.46   thorpej 
    661   1.46   thorpej #if ARM_NMMUS > 1
    662   1.46   thorpej /* More than one MMU class configured; use variables. */
    663   1.95  jmcneill #define	L1_S_PROT_U		pte_l1_s_prot_u
    664   1.95  jmcneill #define	L1_S_PROT_W		pte_l1_s_prot_w
    665   1.95  jmcneill #define	L1_S_PROT_RO		pte_l1_s_prot_ro
    666   1.95  jmcneill #define	L1_S_PROT_MASK		pte_l1_s_prot_mask
    667   1.95  jmcneill 
    668   1.46   thorpej #define	L2_S_PROT_U		pte_l2_s_prot_u
    669   1.46   thorpej #define	L2_S_PROT_W		pte_l2_s_prot_w
    670   1.95  jmcneill #define	L2_S_PROT_RO		pte_l2_s_prot_ro
    671   1.46   thorpej #define	L2_S_PROT_MASK		pte_l2_s_prot_mask
    672   1.46   thorpej 
    673   1.95  jmcneill #define	L2_L_PROT_U		pte_l2_l_prot_u
    674   1.95  jmcneill #define	L2_L_PROT_W		pte_l2_l_prot_w
    675   1.95  jmcneill #define	L2_L_PROT_RO		pte_l2_l_prot_ro
    676   1.95  jmcneill #define	L2_L_PROT_MASK		pte_l2_l_prot_mask
    677   1.95  jmcneill 
    678   1.49   thorpej #define	L1_S_CACHE_MASK		pte_l1_s_cache_mask
    679   1.49   thorpej #define	L2_L_CACHE_MASK		pte_l2_l_cache_mask
    680   1.49   thorpej #define	L2_S_CACHE_MASK		pte_l2_s_cache_mask
    681   1.49   thorpej 
    682   1.46   thorpej #define	L1_S_PROTO		pte_l1_s_proto
    683   1.46   thorpej #define	L1_C_PROTO		pte_l1_c_proto
    684   1.46   thorpej #define	L2_S_PROTO		pte_l2_s_proto
    685   1.51   thorpej 
    686   1.51   thorpej #define	pmap_copy_page(s, d)	(*pmap_copy_page_func)((s), (d))
    687   1.51   thorpej #define	pmap_zero_page(d)	(*pmap_zero_page_func)((d))
    688   1.99       bsh #elif (ARM_MMU_GENERIC + ARM_MMU_SA1) != 0
    689   1.99       bsh #define	L1_S_PROT_U		L1_S_PROT_U_generic
    690   1.99       bsh #define	L1_S_PROT_W		L1_S_PROT_W_generic
    691   1.99       bsh #define	L1_S_PROT_RO		L1_S_PROT_RO_generic
    692   1.99       bsh #define	L1_S_PROT_MASK		L1_S_PROT_MASK_generic
    693   1.99       bsh 
    694   1.99       bsh #define	L2_S_PROT_U		L2_S_PROT_U_generic
    695   1.99       bsh #define	L2_S_PROT_W		L2_S_PROT_W_generic
    696   1.99       bsh #define	L2_S_PROT_RO		L2_S_PROT_RO_generic
    697   1.99       bsh #define	L2_S_PROT_MASK		L2_S_PROT_MASK_generic
    698   1.99       bsh 
    699   1.99       bsh #define	L2_L_PROT_U		L2_L_PROT_U_generic
    700   1.99       bsh #define	L2_L_PROT_W		L2_L_PROT_W_generic
    701   1.99       bsh #define	L2_L_PROT_RO		L2_L_PROT_RO_generic
    702   1.99       bsh #define	L2_L_PROT_MASK		L2_L_PROT_MASK_generic
    703   1.99       bsh 
    704   1.99       bsh #define	L1_S_CACHE_MASK		L1_S_CACHE_MASK_generic
    705   1.99       bsh #define	L2_L_CACHE_MASK		L2_L_CACHE_MASK_generic
    706   1.99       bsh #define	L2_S_CACHE_MASK		L2_S_CACHE_MASK_generic
    707   1.99       bsh 
    708   1.99       bsh #define	L1_S_PROTO		L1_S_PROTO_generic
    709   1.99       bsh #define	L1_C_PROTO		L1_C_PROTO_generic
    710   1.99       bsh #define	L2_S_PROTO		L2_S_PROTO_generic
    711   1.99       bsh 
    712   1.99       bsh #define	pmap_copy_page(s, d)	pmap_copy_page_generic((s), (d))
    713   1.99       bsh #define	pmap_zero_page(d)	pmap_zero_page_generic((d))
    714   1.99       bsh #elif ARM_MMU_V6N != 0
    715   1.99       bsh #define	L1_S_PROT_U		L1_S_PROT_U_armv6
    716   1.99       bsh #define	L1_S_PROT_W		L1_S_PROT_W_armv6
    717   1.99       bsh #define	L1_S_PROT_RO		L1_S_PROT_RO_armv6
    718   1.99       bsh #define	L1_S_PROT_MASK		L1_S_PROT_MASK_armv6
    719   1.99       bsh 
    720   1.99       bsh #define	L2_S_PROT_U		L2_S_PROT_U_armv6n
    721   1.99       bsh #define	L2_S_PROT_W		L2_S_PROT_W_armv6n
    722   1.99       bsh #define	L2_S_PROT_RO		L2_S_PROT_RO_armv6n
    723   1.99       bsh #define	L2_S_PROT_MASK		L2_S_PROT_MASK_armv6n
    724   1.99       bsh 
    725   1.99       bsh #define	L2_L_PROT_U		L2_L_PROT_U_armv6n
    726   1.99       bsh #define	L2_L_PROT_W		L2_L_PROT_W_armv6n
    727   1.99       bsh #define	L2_L_PROT_RO		L2_L_PROT_RO_armv6n
    728   1.99       bsh #define	L2_L_PROT_MASK		L2_L_PROT_MASK_armv6n
    729   1.99       bsh 
    730   1.99       bsh #define	L1_S_CACHE_MASK		L1_S_CACHE_MASK_armv6
    731   1.99       bsh #define	L2_L_CACHE_MASK		L2_L_CACHE_MASK_armv6
    732   1.99       bsh #define	L2_S_CACHE_MASK		L2_S_CACHE_MASK_armv6n
    733   1.99       bsh 
    734   1.99       bsh /* These prototypes make writeable mappings, while the other MMU types
    735   1.99       bsh  * make read-only mappings. */
    736   1.99       bsh #define	L1_S_PROTO		L1_S_PROTO_armv6
    737   1.99       bsh #define	L1_C_PROTO		L1_C_PROTO_armv6
    738   1.99       bsh #define	L2_S_PROTO		L2_S_PROTO_armv6n
    739   1.99       bsh 
    740   1.99       bsh #define	pmap_copy_page(s, d)	pmap_copy_page_generic((s), (d))
    741   1.99       bsh #define	pmap_zero_page(d)	pmap_zero_page_generic((d))
    742   1.99       bsh #elif ARM_MMU_V6C != 0
    743   1.95  jmcneill #define	L1_S_PROT_U		L1_S_PROT_U_generic
    744   1.95  jmcneill #define	L1_S_PROT_W		L1_S_PROT_W_generic
    745   1.95  jmcneill #define	L1_S_PROT_RO		L1_S_PROT_RO_generic
    746   1.95  jmcneill #define	L1_S_PROT_MASK		L1_S_PROT_MASK_generic
    747   1.95  jmcneill 
    748   1.46   thorpej #define	L2_S_PROT_U		L2_S_PROT_U_generic
    749   1.46   thorpej #define	L2_S_PROT_W		L2_S_PROT_W_generic
    750   1.95  jmcneill #define	L2_S_PROT_RO		L2_S_PROT_RO_generic
    751   1.46   thorpej #define	L2_S_PROT_MASK		L2_S_PROT_MASK_generic
    752   1.46   thorpej 
    753   1.95  jmcneill #define	L2_L_PROT_U		L2_L_PROT_U_generic
    754   1.95  jmcneill #define	L2_L_PROT_W		L2_L_PROT_W_generic
    755   1.95  jmcneill #define	L2_L_PROT_RO		L2_L_PROT_RO_generic
    756   1.95  jmcneill #define	L2_L_PROT_MASK		L2_L_PROT_MASK_generic
    757   1.95  jmcneill 
    758   1.49   thorpej #define	L1_S_CACHE_MASK		L1_S_CACHE_MASK_generic
    759   1.49   thorpej #define	L2_L_CACHE_MASK		L2_L_CACHE_MASK_generic
    760   1.49   thorpej #define	L2_S_CACHE_MASK		L2_S_CACHE_MASK_generic
    761   1.49   thorpej 
    762   1.46   thorpej #define	L1_S_PROTO		L1_S_PROTO_generic
    763   1.46   thorpej #define	L1_C_PROTO		L1_C_PROTO_generic
    764   1.46   thorpej #define	L2_S_PROTO		L2_S_PROTO_generic
    765   1.51   thorpej 
    766   1.51   thorpej #define	pmap_copy_page(s, d)	pmap_copy_page_generic((s), (d))
    767   1.51   thorpej #define	pmap_zero_page(d)	pmap_zero_page_generic((d))
    768   1.46   thorpej #elif ARM_MMU_XSCALE == 1
    769   1.95  jmcneill #define	L1_S_PROT_U		L1_S_PROT_U_generic
    770   1.95  jmcneill #define	L1_S_PROT_W		L1_S_PROT_W_generic
    771   1.95  jmcneill #define	L1_S_PROT_RO		L1_S_PROT_RO_generic
    772   1.95  jmcneill #define	L1_S_PROT_MASK		L1_S_PROT_MASK_generic
    773   1.95  jmcneill 
    774   1.46   thorpej #define	L2_S_PROT_U		L2_S_PROT_U_xscale
    775   1.46   thorpej #define	L2_S_PROT_W		L2_S_PROT_W_xscale
    776   1.95  jmcneill #define	L2_S_PROT_RO		L2_S_PROT_RO_xscale
    777   1.46   thorpej #define	L2_S_PROT_MASK		L2_S_PROT_MASK_xscale
    778   1.49   thorpej 
    779   1.95  jmcneill #define	L2_L_PROT_U		L2_L_PROT_U_generic
    780   1.95  jmcneill #define	L2_L_PROT_W		L2_L_PROT_W_generic
    781   1.95  jmcneill #define	L2_L_PROT_RO		L2_L_PROT_RO_generic
    782   1.95  jmcneill #define	L2_L_PROT_MASK		L2_L_PROT_MASK_generic
    783   1.95  jmcneill 
    784   1.49   thorpej #define	L1_S_CACHE_MASK		L1_S_CACHE_MASK_xscale
    785   1.49   thorpej #define	L2_L_CACHE_MASK		L2_L_CACHE_MASK_xscale
    786   1.49   thorpej #define	L2_S_CACHE_MASK		L2_S_CACHE_MASK_xscale
    787   1.46   thorpej 
    788   1.46   thorpej #define	L1_S_PROTO		L1_S_PROTO_xscale
    789   1.46   thorpej #define	L1_C_PROTO		L1_C_PROTO_xscale
    790   1.46   thorpej #define	L2_S_PROTO		L2_S_PROTO_xscale
    791   1.51   thorpej 
    792   1.51   thorpej #define	pmap_copy_page(s, d)	pmap_copy_page_xscale((s), (d))
    793   1.51   thorpej #define	pmap_zero_page(d)	pmap_zero_page_xscale((d))
    794   1.95  jmcneill #elif ARM_MMU_V7 == 1
    795   1.95  jmcneill #define	L1_S_PROT_U		L1_S_PROT_U_armv7
    796   1.95  jmcneill #define	L1_S_PROT_W		L1_S_PROT_W_armv7
    797   1.95  jmcneill #define	L1_S_PROT_RO		L1_S_PROT_RO_armv7
    798   1.95  jmcneill #define	L1_S_PROT_MASK		L1_S_PROT_MASK_armv7
    799   1.95  jmcneill 
    800   1.95  jmcneill #define	L2_S_PROT_U		L2_S_PROT_U_armv7
    801   1.95  jmcneill #define	L2_S_PROT_W		L2_S_PROT_W_armv7
    802   1.95  jmcneill #define	L2_S_PROT_RO		L2_S_PROT_RO_armv7
    803   1.95  jmcneill #define	L2_S_PROT_MASK		L2_S_PROT_MASK_armv7
    804   1.95  jmcneill 
    805   1.95  jmcneill #define	L2_L_PROT_U		L2_L_PROT_U_armv7
    806   1.95  jmcneill #define	L2_L_PROT_W		L2_L_PROT_W_armv7
    807   1.95  jmcneill #define	L2_L_PROT_RO		L2_L_PROT_RO_armv7
    808   1.95  jmcneill #define	L2_L_PROT_MASK		L2_L_PROT_MASK_armv7
    809   1.95  jmcneill 
    810   1.95  jmcneill #define	L1_S_CACHE_MASK		L1_S_CACHE_MASK_armv7
    811   1.95  jmcneill #define	L2_L_CACHE_MASK		L2_L_CACHE_MASK_armv7
    812   1.95  jmcneill #define	L2_S_CACHE_MASK		L2_S_CACHE_MASK_armv7
    813   1.95  jmcneill 
    814   1.95  jmcneill /* These prototypes make writeable mappings, while the other MMU types
    815   1.95  jmcneill  * make read-only mappings. */
    816   1.95  jmcneill #define	L1_S_PROTO		L1_S_PROTO_armv7
    817   1.95  jmcneill #define	L1_C_PROTO		L1_C_PROTO_armv7
    818   1.95  jmcneill #define	L2_S_PROTO		L2_S_PROTO_armv7
    819   1.95  jmcneill 
    820   1.95  jmcneill #define	pmap_copy_page(s, d)	pmap_copy_page_generic((s), (d))
    821   1.95  jmcneill #define	pmap_zero_page(d)	pmap_zero_page_generic((d))
    822   1.46   thorpej #endif /* ARM_NMMUS > 1 */
    823   1.20       chs 
    824   1.45   thorpej /*
    825   1.95  jmcneill  * Macros to set and query the write permission on page descriptors.
    826   1.95  jmcneill  */
    827   1.95  jmcneill #define l1pte_set_writable(pte)	(((pte) & ~L1_S_PROT_RO) | L1_S_PROT_W)
    828   1.95  jmcneill #define l1pte_set_readonly(pte)	(((pte) & ~L1_S_PROT_W) | L1_S_PROT_RO)
    829   1.95  jmcneill #define l2pte_set_writable(pte)	(((pte) & ~L2_S_PROT_RO) | L2_S_PROT_W)
    830   1.95  jmcneill #define l2pte_set_readonly(pte)	(((pte) & ~L2_S_PROT_W) | L2_S_PROT_RO)
    831   1.95  jmcneill 
    832   1.95  jmcneill #define l2pte_writable_p(pte)	(((pte) & L2_S_PROT_W) == L2_S_PROT_W && \
    833   1.95  jmcneill 				 (L2_S_PROT_RO == 0 || \
    834   1.95  jmcneill 				  ((pte) & L2_S_PROT_RO) != L2_S_PROT_RO))
    835   1.95  jmcneill 
    836   1.95  jmcneill /*
    837   1.45   thorpej  * These macros return various bits based on kernel/user and protection.
    838   1.45   thorpej  * Note that the compiler will usually fold these at compile time.
    839   1.45   thorpej  */
    840   1.45   thorpej #define	L1_S_PROT(ku, pr)	((((ku) == PTE_USER) ? L1_S_PROT_U : 0) | \
    841   1.95  jmcneill 				 (((pr) & VM_PROT_WRITE) ? L1_S_PROT_W : L1_S_PROT_RO))
    842   1.45   thorpej 
    843   1.45   thorpej #define	L2_L_PROT(ku, pr)	((((ku) == PTE_USER) ? L2_L_PROT_U : 0) | \
    844   1.95  jmcneill 				 (((pr) & VM_PROT_WRITE) ? L2_L_PROT_W : L2_L_PROT_RO))
    845   1.45   thorpej 
    846   1.45   thorpej #define	L2_S_PROT(ku, pr)	((((ku) == PTE_USER) ? L2_S_PROT_U : 0) | \
    847   1.95  jmcneill 				 (((pr) & VM_PROT_WRITE) ? L2_S_PROT_W : L2_S_PROT_RO))
    848   1.66   thorpej 
    849   1.66   thorpej /*
    850   1.66   thorpej  * Macros to test if a mapping is mappable with an L1 Section mapping
    851   1.66   thorpej  * or an L2 Large Page mapping.
    852   1.66   thorpej  */
    853   1.66   thorpej #define	L1_S_MAPPABLE_P(va, pa, size)					\
    854   1.66   thorpej 	((((va) | (pa)) & L1_S_OFFSET) == 0 && (size) >= L1_S_SIZE)
    855   1.66   thorpej 
    856   1.67   thorpej #define	L2_L_MAPPABLE_P(va, pa, size)					\
    857   1.68   thorpej 	((((va) | (pa)) & L2_L_OFFSET) == 0 && (size) >= L2_L_SIZE)
    858   1.64   thorpej 
    859   1.64   thorpej /*
    860   1.64   thorpej  * Hooks for the pool allocator.
    861   1.64   thorpej  */
    862   1.64   thorpej #define	POOL_VTOPHYS(va)	vtophys((vaddr_t) (va))
    863   1.18   thorpej 
    864   1.97  uebayasi #ifndef _LOCORE
    865   1.97  uebayasi 
    866   1.97  uebayasi /*
    867   1.97  uebayasi  * pmap-specific data store in the vm_page structure.
    868   1.97  uebayasi  */
    869   1.97  uebayasi #define	__HAVE_VM_PAGE_MD
    870   1.97  uebayasi struct vm_page_md {
    871   1.97  uebayasi 	SLIST_HEAD(,pv_entry) pvh_list;		/* pv_entry list */
    872   1.97  uebayasi 	int pvh_attrs;				/* page attributes */
    873   1.97  uebayasi 	u_int uro_mappings;
    874   1.97  uebayasi 	u_int urw_mappings;
    875   1.97  uebayasi 	union {
    876   1.97  uebayasi 		u_short s_mappings[2];	/* Assume kernel count <= 65535 */
    877   1.97  uebayasi 		u_int i_mappings;
    878   1.97  uebayasi 	} k_u;
    879   1.97  uebayasi #define	kro_mappings	k_u.s_mappings[0]
    880   1.97  uebayasi #define	krw_mappings	k_u.s_mappings[1]
    881   1.97  uebayasi #define	k_mappings	k_u.i_mappings
    882   1.97  uebayasi };
    883   1.97  uebayasi 
    884   1.97  uebayasi /*
    885   1.97  uebayasi  * Set the default color of each page.
    886   1.97  uebayasi  */
    887   1.97  uebayasi #if ARM_MMU_V6 > 0
    888   1.97  uebayasi #define	VM_MDPAGE_PVH_ATTRS_INIT(pg) \
    889   1.97  uebayasi 	(pg)->mdpage.pvh_attrs = (pg)->phys_addr & arm_cache_prefer_mask
    890   1.97  uebayasi #else
    891   1.97  uebayasi #define	VM_MDPAGE_PVH_ATTRS_INIT(pg) \
    892   1.97  uebayasi 	(pg)->mdpage.pvh_attrs = 0
    893   1.97  uebayasi #endif
    894   1.97  uebayasi 
    895   1.97  uebayasi #define	VM_MDPAGE_INIT(pg)						\
    896   1.97  uebayasi do {									\
    897   1.97  uebayasi 	SLIST_INIT(&(pg)->mdpage.pvh_list);				\
    898   1.97  uebayasi 	VM_MDPAGE_PVH_ATTRS_INIT(pg);					\
    899   1.97  uebayasi 	(pg)->mdpage.uro_mappings = 0;					\
    900   1.97  uebayasi 	(pg)->mdpage.urw_mappings = 0;					\
    901   1.97  uebayasi 	(pg)->mdpage.k_mappings = 0;					\
    902   1.97  uebayasi } while (/*CONSTCOND*/0)
    903   1.97  uebayasi 
    904   1.97  uebayasi #endif /* !_LOCORE */
    905   1.97  uebayasi 
    906   1.18   thorpej #endif /* _KERNEL */
    907    1.1   reinoud 
    908    1.1   reinoud #endif	/* _ARM32_PMAP_H_ */
    909