sunxi_mmc.c revision 1.3.4.4 1 1.3.4.4 snj /* $NetBSD: sunxi_mmc.c,v 1.3.4.4 2017/07/25 02:03:16 snj Exp $ */
2 1.3.4.2 snj
3 1.3.4.2 snj /*-
4 1.3.4.2 snj * Copyright (c) 2014-2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.3.4.2 snj * All rights reserved.
6 1.3.4.2 snj *
7 1.3.4.2 snj * Redistribution and use in source and binary forms, with or without
8 1.3.4.2 snj * modification, are permitted provided that the following conditions
9 1.3.4.2 snj * are met:
10 1.3.4.2 snj * 1. Redistributions of source code must retain the above copyright
11 1.3.4.2 snj * notice, this list of conditions and the following disclaimer.
12 1.3.4.2 snj * 2. Redistributions in binary form must reproduce the above copyright
13 1.3.4.2 snj * notice, this list of conditions and the following disclaimer in the
14 1.3.4.2 snj * documentation and/or other materials provided with the distribution.
15 1.3.4.2 snj *
16 1.3.4.2 snj * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.3.4.2 snj * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.3.4.2 snj * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.3.4.2 snj * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.3.4.2 snj * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.3.4.2 snj * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.3.4.2 snj * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.3.4.2 snj * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.3.4.2 snj * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.3.4.2 snj * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.3.4.2 snj * SUCH DAMAGE.
27 1.3.4.2 snj */
28 1.3.4.2 snj
29 1.3.4.2 snj #include <sys/cdefs.h>
30 1.3.4.4 snj __KERNEL_RCSID(0, "$NetBSD: sunxi_mmc.c,v 1.3.4.4 2017/07/25 02:03:16 snj Exp $");
31 1.3.4.2 snj
32 1.3.4.2 snj #include <sys/param.h>
33 1.3.4.2 snj #include <sys/bus.h>
34 1.3.4.2 snj #include <sys/device.h>
35 1.3.4.2 snj #include <sys/intr.h>
36 1.3.4.2 snj #include <sys/systm.h>
37 1.3.4.2 snj #include <sys/kernel.h>
38 1.3.4.2 snj #include <sys/gpio.h>
39 1.3.4.2 snj
40 1.3.4.2 snj #include <dev/sdmmc/sdmmcvar.h>
41 1.3.4.2 snj #include <dev/sdmmc/sdmmcchip.h>
42 1.3.4.2 snj #include <dev/sdmmc/sdmmc_ioreg.h>
43 1.3.4.2 snj
44 1.3.4.2 snj #include <dev/fdt/fdtvar.h>
45 1.3.4.2 snj
46 1.3.4.2 snj #include <arm/sunxi/sunxi_mmc.h>
47 1.3.4.2 snj
48 1.3.4.4 snj enum sunxi_mmc_timing {
49 1.3.4.4 snj SUNXI_MMC_TIMING_400K,
50 1.3.4.4 snj SUNXI_MMC_TIMING_25M,
51 1.3.4.4 snj SUNXI_MMC_TIMING_50M,
52 1.3.4.4 snj SUNXI_MMC_TIMING_50M_DDR,
53 1.3.4.4 snj SUNXI_MMC_TIMING_50M_DDR_8BIT,
54 1.3.4.4 snj };
55 1.3.4.4 snj
56 1.3.4.4 snj struct sunxi_mmc_delay {
57 1.3.4.4 snj u_int output_phase;
58 1.3.4.4 snj u_int sample_phase;
59 1.3.4.4 snj };
60 1.3.4.4 snj
61 1.3.4.4 snj static const struct sunxi_mmc_delay sunxi_mmc_delays[] = {
62 1.3.4.4 snj [SUNXI_MMC_TIMING_400K] = { 180, 180 },
63 1.3.4.4 snj [SUNXI_MMC_TIMING_25M] = { 180, 75 },
64 1.3.4.4 snj [SUNXI_MMC_TIMING_50M] = { 90, 120 },
65 1.3.4.4 snj [SUNXI_MMC_TIMING_50M_DDR] = { 60, 120 },
66 1.3.4.4 snj [SUNXI_MMC_TIMING_50M_DDR_8BIT] = { 90, 180 },
67 1.3.4.4 snj };
68 1.3.4.4 snj
69 1.3.4.2 snj #define SUNXI_MMC_NDESC 16
70 1.3.4.2 snj #define SUNXI_MMC_DMA_XFERLEN 0x10000
71 1.3.4.2 snj #define SUNXI_MMC_DMA_FTRGLEVEL 0x20070008
72 1.3.4.2 snj
73 1.3.4.2 snj struct sunxi_mmc_softc;
74 1.3.4.2 snj
75 1.3.4.2 snj static int sunxi_mmc_match(device_t, cfdata_t, void *);
76 1.3.4.2 snj static void sunxi_mmc_attach(device_t, device_t, void *);
77 1.3.4.2 snj static void sunxi_mmc_attach_i(device_t);
78 1.3.4.2 snj
79 1.3.4.2 snj static int sunxi_mmc_intr(void *);
80 1.3.4.2 snj static int sunxi_mmc_idma_setup(struct sunxi_mmc_softc *);
81 1.3.4.2 snj
82 1.3.4.2 snj static int sunxi_mmc_host_reset(sdmmc_chipset_handle_t);
83 1.3.4.2 snj static uint32_t sunxi_mmc_host_ocr(sdmmc_chipset_handle_t);
84 1.3.4.2 snj static int sunxi_mmc_host_maxblklen(sdmmc_chipset_handle_t);
85 1.3.4.2 snj static int sunxi_mmc_card_detect(sdmmc_chipset_handle_t);
86 1.3.4.2 snj static int sunxi_mmc_write_protect(sdmmc_chipset_handle_t);
87 1.3.4.2 snj static int sunxi_mmc_bus_power(sdmmc_chipset_handle_t, uint32_t);
88 1.3.4.4 snj static int sunxi_mmc_bus_clock(sdmmc_chipset_handle_t, int, bool);
89 1.3.4.2 snj static int sunxi_mmc_bus_width(sdmmc_chipset_handle_t, int);
90 1.3.4.2 snj static int sunxi_mmc_bus_rod(sdmmc_chipset_handle_t, int);
91 1.3.4.4 snj static int sunxi_mmc_signal_voltage(sdmmc_chipset_handle_t, int);
92 1.3.4.2 snj static void sunxi_mmc_exec_command(sdmmc_chipset_handle_t,
93 1.3.4.2 snj struct sdmmc_command *);
94 1.3.4.2 snj static void sunxi_mmc_card_enable_intr(sdmmc_chipset_handle_t, int);
95 1.3.4.2 snj static void sunxi_mmc_card_intr_ack(sdmmc_chipset_handle_t);
96 1.3.4.2 snj
97 1.3.4.2 snj static struct sdmmc_chip_functions sunxi_mmc_chip_functions = {
98 1.3.4.2 snj .host_reset = sunxi_mmc_host_reset,
99 1.3.4.2 snj .host_ocr = sunxi_mmc_host_ocr,
100 1.3.4.2 snj .host_maxblklen = sunxi_mmc_host_maxblklen,
101 1.3.4.2 snj .card_detect = sunxi_mmc_card_detect,
102 1.3.4.2 snj .write_protect = sunxi_mmc_write_protect,
103 1.3.4.2 snj .bus_power = sunxi_mmc_bus_power,
104 1.3.4.4 snj .bus_clock_ddr = sunxi_mmc_bus_clock,
105 1.3.4.2 snj .bus_width = sunxi_mmc_bus_width,
106 1.3.4.2 snj .bus_rod = sunxi_mmc_bus_rod,
107 1.3.4.4 snj .signal_voltage = sunxi_mmc_signal_voltage,
108 1.3.4.2 snj .exec_command = sunxi_mmc_exec_command,
109 1.3.4.2 snj .card_enable_intr = sunxi_mmc_card_enable_intr,
110 1.3.4.2 snj .card_intr_ack = sunxi_mmc_card_intr_ack,
111 1.3.4.2 snj };
112 1.3.4.2 snj
113 1.3.4.2 snj struct sunxi_mmc_softc {
114 1.3.4.2 snj device_t sc_dev;
115 1.3.4.2 snj bus_space_tag_t sc_bst;
116 1.3.4.2 snj bus_space_handle_t sc_bsh;
117 1.3.4.2 snj bus_dma_tag_t sc_dmat;
118 1.3.4.2 snj int sc_phandle;
119 1.3.4.2 snj
120 1.3.4.2 snj void *sc_ih;
121 1.3.4.2 snj kmutex_t sc_intr_lock;
122 1.3.4.2 snj kcondvar_t sc_intr_cv;
123 1.3.4.2 snj kcondvar_t sc_idst_cv;
124 1.3.4.2 snj
125 1.3.4.2 snj int sc_mmc_width;
126 1.3.4.2 snj int sc_mmc_present;
127 1.3.4.2 snj
128 1.3.4.2 snj device_t sc_sdmmc_dev;
129 1.3.4.2 snj
130 1.3.4.2 snj uint32_t sc_dma_ftrglevel;
131 1.3.4.2 snj
132 1.3.4.2 snj uint32_t sc_idma_xferlen;
133 1.3.4.2 snj bus_dma_segment_t sc_idma_segs[1];
134 1.3.4.2 snj int sc_idma_nsegs;
135 1.3.4.2 snj bus_size_t sc_idma_size;
136 1.3.4.2 snj bus_dmamap_t sc_idma_map;
137 1.3.4.2 snj int sc_idma_ndesc;
138 1.3.4.2 snj void *sc_idma_desc;
139 1.3.4.2 snj
140 1.3.4.2 snj uint32_t sc_intr_rint;
141 1.3.4.2 snj uint32_t sc_intr_mint;
142 1.3.4.2 snj uint32_t sc_idma_idst;
143 1.3.4.2 snj
144 1.3.4.2 snj struct clk *sc_clk_ahb;
145 1.3.4.2 snj struct clk *sc_clk_mmc;
146 1.3.4.2 snj struct clk *sc_clk_output;
147 1.3.4.2 snj struct clk *sc_clk_sample;
148 1.3.4.2 snj
149 1.3.4.2 snj struct fdtbus_reset *sc_rst_ahb;
150 1.3.4.2 snj
151 1.3.4.2 snj struct fdtbus_gpio_pin *sc_gpio_cd;
152 1.3.4.2 snj int sc_gpio_cd_inverted;
153 1.3.4.2 snj struct fdtbus_gpio_pin *sc_gpio_wp;
154 1.3.4.2 snj int sc_gpio_wp_inverted;
155 1.3.4.4 snj
156 1.3.4.4 snj struct fdtbus_regulator *sc_reg_vqmmc;
157 1.3.4.2 snj };
158 1.3.4.2 snj
159 1.3.4.2 snj CFATTACH_DECL_NEW(sunxi_mmc, sizeof(struct sunxi_mmc_softc),
160 1.3.4.2 snj sunxi_mmc_match, sunxi_mmc_attach, NULL, NULL);
161 1.3.4.2 snj
162 1.3.4.2 snj #define MMC_WRITE(sc, reg, val) \
163 1.3.4.2 snj bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
164 1.3.4.2 snj #define MMC_READ(sc, reg) \
165 1.3.4.2 snj bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
166 1.3.4.2 snj
167 1.3.4.2 snj static const char * const compatible[] = {
168 1.3.4.2 snj "allwinner,sun7i-a20-mmc",
169 1.3.4.2 snj NULL
170 1.3.4.2 snj };
171 1.3.4.2 snj
172 1.3.4.2 snj static int
173 1.3.4.2 snj sunxi_mmc_match(device_t parent, cfdata_t cf, void *aux)
174 1.3.4.2 snj {
175 1.3.4.2 snj struct fdt_attach_args * const faa = aux;
176 1.3.4.2 snj
177 1.3.4.2 snj return of_match_compatible(faa->faa_phandle, compatible);
178 1.3.4.2 snj }
179 1.3.4.2 snj
180 1.3.4.2 snj static void
181 1.3.4.2 snj sunxi_mmc_attach(device_t parent, device_t self, void *aux)
182 1.3.4.2 snj {
183 1.3.4.2 snj struct sunxi_mmc_softc * const sc = device_private(self);
184 1.3.4.2 snj struct fdt_attach_args * const faa = aux;
185 1.3.4.2 snj const int phandle = faa->faa_phandle;
186 1.3.4.2 snj char intrstr[128];
187 1.3.4.2 snj bus_addr_t addr;
188 1.3.4.2 snj bus_size_t size;
189 1.3.4.2 snj
190 1.3.4.2 snj if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
191 1.3.4.2 snj aprint_error(": couldn't get registers\n");
192 1.3.4.2 snj return;
193 1.3.4.2 snj }
194 1.3.4.2 snj
195 1.3.4.2 snj sc->sc_clk_ahb = fdtbus_clock_get(phandle, "ahb");
196 1.3.4.2 snj sc->sc_clk_mmc = fdtbus_clock_get(phandle, "mmc");
197 1.3.4.2 snj sc->sc_clk_output = fdtbus_clock_get(phandle, "output");
198 1.3.4.2 snj sc->sc_clk_sample = fdtbus_clock_get(phandle, "sample");
199 1.3.4.2 snj
200 1.3.4.2 snj #if notyet
201 1.3.4.2 snj if (sc->sc_clk_ahb == NULL || sc->sc_clk_mmc == NULL ||
202 1.3.4.2 snj sc->sc_clk_output == NULL || sc->sc_clk_sample == NULL) {
203 1.3.4.2 snj #else
204 1.3.4.2 snj if (sc->sc_clk_ahb == NULL || sc->sc_clk_mmc == NULL) {
205 1.3.4.2 snj #endif
206 1.3.4.2 snj aprint_error(": couldn't get clocks\n");
207 1.3.4.2 snj return;
208 1.3.4.2 snj }
209 1.3.4.2 snj
210 1.3.4.2 snj sc->sc_rst_ahb = fdtbus_reset_get(phandle, "ahb");
211 1.3.4.2 snj if (sc->sc_rst_ahb == NULL) {
212 1.3.4.2 snj aprint_error(": couldn't get resets\n");
213 1.3.4.2 snj return;
214 1.3.4.2 snj }
215 1.3.4.2 snj
216 1.3.4.4 snj sc->sc_reg_vqmmc = fdtbus_regulator_acquire(phandle, "vqmmc-supply");
217 1.3.4.4 snj
218 1.3.4.2 snj if (clk_enable(sc->sc_clk_ahb) != 0 ||
219 1.3.4.2 snj clk_enable(sc->sc_clk_mmc) != 0) {
220 1.3.4.2 snj aprint_error(": couldn't enable clocks\n");
221 1.3.4.2 snj return;
222 1.3.4.2 snj }
223 1.3.4.2 snj
224 1.3.4.2 snj if (fdtbus_reset_deassert(sc->sc_rst_ahb) != 0) {
225 1.3.4.2 snj aprint_error(": couldn't de-assert resets\n");
226 1.3.4.2 snj return;
227 1.3.4.2 snj }
228 1.3.4.2 snj
229 1.3.4.2 snj sc->sc_dev = self;
230 1.3.4.2 snj sc->sc_phandle = phandle;
231 1.3.4.2 snj sc->sc_bst = faa->faa_bst;
232 1.3.4.2 snj sc->sc_dmat = faa->faa_dmat;
233 1.3.4.2 snj mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_BIO);
234 1.3.4.2 snj cv_init(&sc->sc_intr_cv, "awinmmcirq");
235 1.3.4.2 snj cv_init(&sc->sc_idst_cv, "awinmmcdma");
236 1.3.4.2 snj
237 1.3.4.2 snj if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
238 1.3.4.2 snj aprint_error(": couldn't map registers\n");
239 1.3.4.2 snj return;
240 1.3.4.2 snj }
241 1.3.4.2 snj
242 1.3.4.2 snj aprint_naive("\n");
243 1.3.4.2 snj aprint_normal(": SD/MMC controller\n");
244 1.3.4.2 snj
245 1.3.4.2 snj sc->sc_gpio_cd = fdtbus_gpio_acquire(phandle, "cd-gpios",
246 1.3.4.2 snj GPIO_PIN_INPUT);
247 1.3.4.2 snj sc->sc_gpio_wp = fdtbus_gpio_acquire(phandle, "wp-gpios",
248 1.3.4.2 snj GPIO_PIN_INPUT);
249 1.3.4.2 snj
250 1.3.4.2 snj sc->sc_gpio_cd_inverted = of_hasprop(phandle, "cd-inverted") ? 0 : 1;
251 1.3.4.2 snj sc->sc_gpio_wp_inverted = of_hasprop(phandle, "wp-inverted") ? 0 : 1;
252 1.3.4.2 snj
253 1.3.4.2 snj sc->sc_dma_ftrglevel = SUNXI_MMC_DMA_FTRGLEVEL;
254 1.3.4.2 snj
255 1.3.4.2 snj if (sunxi_mmc_idma_setup(sc) != 0) {
256 1.3.4.2 snj aprint_error_dev(self, "failed to setup DMA\n");
257 1.3.4.2 snj return;
258 1.3.4.2 snj }
259 1.3.4.2 snj
260 1.3.4.2 snj if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
261 1.3.4.2 snj aprint_error_dev(self, "failed to decode interrupt\n");
262 1.3.4.2 snj return;
263 1.3.4.2 snj }
264 1.3.4.2 snj
265 1.3.4.2 snj sc->sc_ih = fdtbus_intr_establish(phandle, 0, IPL_BIO, FDT_INTR_MPSAFE,
266 1.3.4.2 snj sunxi_mmc_intr, sc);
267 1.3.4.2 snj if (sc->sc_ih == NULL) {
268 1.3.4.2 snj aprint_error_dev(self, "failed to establish interrupt on %s\n",
269 1.3.4.2 snj intrstr);
270 1.3.4.2 snj return;
271 1.3.4.2 snj }
272 1.3.4.2 snj aprint_normal_dev(self, "interrupting on %s\n", intrstr);
273 1.3.4.2 snj
274 1.3.4.2 snj config_interrupts(self, sunxi_mmc_attach_i);
275 1.3.4.2 snj }
276 1.3.4.2 snj
277 1.3.4.2 snj static int
278 1.3.4.2 snj sunxi_mmc_idma_setup(struct sunxi_mmc_softc *sc)
279 1.3.4.2 snj {
280 1.3.4.2 snj int error;
281 1.3.4.2 snj
282 1.3.4.2 snj sc->sc_idma_xferlen = SUNXI_MMC_DMA_XFERLEN;
283 1.3.4.2 snj
284 1.3.4.2 snj sc->sc_idma_ndesc = SUNXI_MMC_NDESC;
285 1.3.4.2 snj sc->sc_idma_size = sizeof(struct sunxi_mmc_idma_descriptor) *
286 1.3.4.2 snj sc->sc_idma_ndesc;
287 1.3.4.2 snj error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_idma_size, 0,
288 1.3.4.2 snj sc->sc_idma_size, sc->sc_idma_segs, 1,
289 1.3.4.2 snj &sc->sc_idma_nsegs, BUS_DMA_WAITOK);
290 1.3.4.2 snj if (error)
291 1.3.4.2 snj return error;
292 1.3.4.2 snj error = bus_dmamem_map(sc->sc_dmat, sc->sc_idma_segs,
293 1.3.4.2 snj sc->sc_idma_nsegs, sc->sc_idma_size,
294 1.3.4.2 snj &sc->sc_idma_desc, BUS_DMA_WAITOK);
295 1.3.4.2 snj if (error)
296 1.3.4.2 snj goto free;
297 1.3.4.2 snj error = bus_dmamap_create(sc->sc_dmat, sc->sc_idma_size, 1,
298 1.3.4.2 snj sc->sc_idma_size, 0, BUS_DMA_WAITOK, &sc->sc_idma_map);
299 1.3.4.2 snj if (error)
300 1.3.4.2 snj goto unmap;
301 1.3.4.2 snj error = bus_dmamap_load(sc->sc_dmat, sc->sc_idma_map,
302 1.3.4.2 snj sc->sc_idma_desc, sc->sc_idma_size, NULL, BUS_DMA_WAITOK);
303 1.3.4.2 snj if (error)
304 1.3.4.2 snj goto destroy;
305 1.3.4.2 snj return 0;
306 1.3.4.2 snj
307 1.3.4.2 snj destroy:
308 1.3.4.2 snj bus_dmamap_destroy(sc->sc_dmat, sc->sc_idma_map);
309 1.3.4.2 snj unmap:
310 1.3.4.2 snj bus_dmamem_unmap(sc->sc_dmat, sc->sc_idma_desc, sc->sc_idma_size);
311 1.3.4.2 snj free:
312 1.3.4.2 snj bus_dmamem_free(sc->sc_dmat, sc->sc_idma_segs, sc->sc_idma_nsegs);
313 1.3.4.2 snj return error;
314 1.3.4.2 snj }
315 1.3.4.2 snj
316 1.3.4.2 snj static int
317 1.3.4.4 snj sunxi_mmc_set_clock(struct sunxi_mmc_softc *sc, u_int freq, bool ddr)
318 1.3.4.2 snj {
319 1.3.4.4 snj const struct sunxi_mmc_delay *delays;
320 1.3.4.4 snj int error, timing;
321 1.3.4.4 snj
322 1.3.4.4 snj if (freq <= 400) {
323 1.3.4.4 snj timing = SUNXI_MMC_TIMING_400K;
324 1.3.4.4 snj } else if (freq <= 25000) {
325 1.3.4.4 snj timing = SUNXI_MMC_TIMING_25M;
326 1.3.4.4 snj } else if (freq <= 52000) {
327 1.3.4.4 snj if (ddr) {
328 1.3.4.4 snj timing = sc->sc_mmc_width == 8 ?
329 1.3.4.4 snj SUNXI_MMC_TIMING_50M_DDR_8BIT :
330 1.3.4.4 snj SUNXI_MMC_TIMING_50M_DDR;
331 1.3.4.4 snj } else {
332 1.3.4.4 snj timing = SUNXI_MMC_TIMING_50M;
333 1.3.4.4 snj }
334 1.3.4.4 snj } else
335 1.3.4.4 snj return EINVAL;
336 1.3.4.4 snj
337 1.3.4.4 snj delays = &sunxi_mmc_delays[timing];
338 1.3.4.4 snj
339 1.3.4.4 snj error = clk_set_rate(sc->sc_clk_mmc, (freq * 1000) << ddr);
340 1.3.4.4 snj if (error != 0)
341 1.3.4.4 snj return error;
342 1.3.4.4 snj
343 1.3.4.4 snj if (sc->sc_clk_sample) {
344 1.3.4.4 snj error = clk_set_rate(sc->sc_clk_sample, delays->sample_phase);
345 1.3.4.4 snj if (error != 0)
346 1.3.4.4 snj return error;
347 1.3.4.4 snj }
348 1.3.4.4 snj if (sc->sc_clk_output) {
349 1.3.4.4 snj error = clk_set_rate(sc->sc_clk_output, delays->output_phase);
350 1.3.4.4 snj if (error != 0)
351 1.3.4.4 snj return error;
352 1.3.4.4 snj }
353 1.3.4.4 snj
354 1.3.4.4 snj return 0;
355 1.3.4.2 snj }
356 1.3.4.2 snj
357 1.3.4.2 snj static void
358 1.3.4.2 snj sunxi_mmc_attach_i(device_t self)
359 1.3.4.2 snj {
360 1.3.4.2 snj struct sunxi_mmc_softc *sc = device_private(self);
361 1.3.4.2 snj struct sdmmcbus_attach_args saa;
362 1.3.4.2 snj uint32_t width;
363 1.3.4.2 snj
364 1.3.4.2 snj sunxi_mmc_host_reset(sc);
365 1.3.4.2 snj sunxi_mmc_bus_width(sc, 1);
366 1.3.4.4 snj sunxi_mmc_set_clock(sc, 400, false);
367 1.3.4.2 snj
368 1.3.4.2 snj if (of_getprop_uint32(sc->sc_phandle, "bus-width", &width) != 0)
369 1.3.4.2 snj width = 4;
370 1.3.4.2 snj
371 1.3.4.2 snj memset(&saa, 0, sizeof(saa));
372 1.3.4.2 snj saa.saa_busname = "sdmmc";
373 1.3.4.2 snj saa.saa_sct = &sunxi_mmc_chip_functions;
374 1.3.4.2 snj saa.saa_sch = sc;
375 1.3.4.2 snj saa.saa_dmat = sc->sc_dmat;
376 1.3.4.2 snj saa.saa_clkmin = 400;
377 1.3.4.2 snj saa.saa_clkmax = 52000;
378 1.3.4.2 snj saa.saa_caps = SMC_CAPS_DMA |
379 1.3.4.2 snj SMC_CAPS_MULTI_SEG_DMA |
380 1.3.4.2 snj SMC_CAPS_AUTO_STOP |
381 1.3.4.2 snj SMC_CAPS_SD_HIGHSPEED |
382 1.3.4.3 snj SMC_CAPS_MMC_HIGHSPEED |
383 1.3.4.4 snj SMC_CAPS_MMC_DDR52 |
384 1.3.4.3 snj SMC_CAPS_POLLING;
385 1.3.4.2 snj if (width == 4)
386 1.3.4.2 snj saa.saa_caps |= SMC_CAPS_4BIT_MODE;
387 1.3.4.2 snj if (width == 8)
388 1.3.4.2 snj saa.saa_caps |= SMC_CAPS_8BIT_MODE;
389 1.3.4.2 snj
390 1.3.4.2 snj if (sc->sc_gpio_cd)
391 1.3.4.2 snj saa.saa_caps |= SMC_CAPS_POLL_CARD_DET;
392 1.3.4.2 snj
393 1.3.4.2 snj sc->sc_sdmmc_dev = config_found(self, &saa, NULL);
394 1.3.4.2 snj }
395 1.3.4.2 snj
396 1.3.4.2 snj static int
397 1.3.4.2 snj sunxi_mmc_intr(void *priv)
398 1.3.4.2 snj {
399 1.3.4.2 snj struct sunxi_mmc_softc *sc = priv;
400 1.3.4.2 snj uint32_t idst, rint, mint;
401 1.3.4.2 snj
402 1.3.4.2 snj mutex_enter(&sc->sc_intr_lock);
403 1.3.4.2 snj idst = MMC_READ(sc, SUNXI_MMC_IDST);
404 1.3.4.2 snj rint = MMC_READ(sc, SUNXI_MMC_RINT);
405 1.3.4.2 snj mint = MMC_READ(sc, SUNXI_MMC_MINT);
406 1.3.4.2 snj if (!idst && !rint && !mint) {
407 1.3.4.2 snj mutex_exit(&sc->sc_intr_lock);
408 1.3.4.2 snj return 0;
409 1.3.4.2 snj }
410 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_IDST, idst);
411 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_RINT, rint);
412 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_MINT, mint);
413 1.3.4.2 snj
414 1.3.4.2 snj #ifdef SUNXI_MMC_DEBUG
415 1.3.4.2 snj device_printf(sc->sc_dev, "mmc intr idst=%08X rint=%08X mint=%08X\n",
416 1.3.4.2 snj idst, rint, mint);
417 1.3.4.2 snj #endif
418 1.3.4.2 snj
419 1.3.4.2 snj if (idst) {
420 1.3.4.2 snj sc->sc_idma_idst |= idst;
421 1.3.4.2 snj cv_broadcast(&sc->sc_idst_cv);
422 1.3.4.2 snj }
423 1.3.4.2 snj
424 1.3.4.2 snj if (rint) {
425 1.3.4.2 snj sc->sc_intr_rint |= rint;
426 1.3.4.2 snj cv_broadcast(&sc->sc_intr_cv);
427 1.3.4.2 snj }
428 1.3.4.2 snj
429 1.3.4.2 snj mutex_exit(&sc->sc_intr_lock);
430 1.3.4.2 snj
431 1.3.4.2 snj return 1;
432 1.3.4.2 snj }
433 1.3.4.2 snj
434 1.3.4.2 snj static int
435 1.3.4.3 snj sunxi_mmc_wait_rint(struct sunxi_mmc_softc *sc, uint32_t mask,
436 1.3.4.3 snj int timeout, bool poll)
437 1.3.4.2 snj {
438 1.3.4.2 snj int retry;
439 1.3.4.2 snj int error;
440 1.3.4.2 snj
441 1.3.4.2 snj KASSERT(mutex_owned(&sc->sc_intr_lock));
442 1.3.4.2 snj
443 1.3.4.2 snj if (sc->sc_intr_rint & mask)
444 1.3.4.2 snj return 0;
445 1.3.4.2 snj
446 1.3.4.3 snj if (poll)
447 1.3.4.3 snj retry = timeout / hz * 1000;
448 1.3.4.3 snj else
449 1.3.4.3 snj retry = timeout / hz;
450 1.3.4.2 snj
451 1.3.4.2 snj while (retry > 0) {
452 1.3.4.3 snj if (poll) {
453 1.3.4.3 snj sc->sc_intr_rint |= MMC_READ(sc, SUNXI_MMC_RINT);
454 1.3.4.3 snj } else {
455 1.3.4.3 snj error = cv_timedwait(&sc->sc_intr_cv,
456 1.3.4.3 snj &sc->sc_intr_lock, hz);
457 1.3.4.3 snj if (error && error != EWOULDBLOCK)
458 1.3.4.3 snj return error;
459 1.3.4.3 snj }
460 1.3.4.2 snj if (sc->sc_intr_rint & mask)
461 1.3.4.2 snj return 0;
462 1.3.4.3 snj if (poll)
463 1.3.4.3 snj delay(1000);
464 1.3.4.2 snj --retry;
465 1.3.4.2 snj }
466 1.3.4.2 snj
467 1.3.4.2 snj return ETIMEDOUT;
468 1.3.4.2 snj }
469 1.3.4.2 snj
470 1.3.4.2 snj static int
471 1.3.4.2 snj sunxi_mmc_host_reset(sdmmc_chipset_handle_t sch)
472 1.3.4.2 snj {
473 1.3.4.2 snj struct sunxi_mmc_softc *sc = sch;
474 1.3.4.2 snj int retry = 1000;
475 1.3.4.2 snj
476 1.3.4.2 snj #ifdef SUNXI_MMC_DEBUG
477 1.3.4.2 snj aprint_normal_dev(sc->sc_dev, "host reset\n");
478 1.3.4.2 snj #endif
479 1.3.4.2 snj
480 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_GCTRL,
481 1.3.4.2 snj MMC_READ(sc, SUNXI_MMC_GCTRL) | SUNXI_MMC_GCTRL_RESET);
482 1.3.4.2 snj while (--retry > 0) {
483 1.3.4.2 snj if (!(MMC_READ(sc, SUNXI_MMC_GCTRL) & SUNXI_MMC_GCTRL_RESET))
484 1.3.4.2 snj break;
485 1.3.4.2 snj delay(100);
486 1.3.4.2 snj }
487 1.3.4.2 snj
488 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_TIMEOUT, 0xffffffff);
489 1.3.4.2 snj
490 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_IMASK,
491 1.3.4.2 snj SUNXI_MMC_INT_CMD_DONE | SUNXI_MMC_INT_ERROR |
492 1.3.4.2 snj SUNXI_MMC_INT_DATA_OVER | SUNXI_MMC_INT_AUTO_CMD_DONE);
493 1.3.4.2 snj
494 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_GCTRL,
495 1.3.4.2 snj MMC_READ(sc, SUNXI_MMC_GCTRL) | SUNXI_MMC_GCTRL_INTEN);
496 1.3.4.2 snj
497 1.3.4.2 snj return 0;
498 1.3.4.2 snj }
499 1.3.4.2 snj
500 1.3.4.2 snj static uint32_t
501 1.3.4.2 snj sunxi_mmc_host_ocr(sdmmc_chipset_handle_t sch)
502 1.3.4.2 snj {
503 1.3.4.2 snj return MMC_OCR_3_2V_3_3V | MMC_OCR_3_3V_3_4V | MMC_OCR_HCS;
504 1.3.4.2 snj }
505 1.3.4.2 snj
506 1.3.4.2 snj static int
507 1.3.4.2 snj sunxi_mmc_host_maxblklen(sdmmc_chipset_handle_t sch)
508 1.3.4.2 snj {
509 1.3.4.2 snj return 8192;
510 1.3.4.2 snj }
511 1.3.4.2 snj
512 1.3.4.2 snj static int
513 1.3.4.2 snj sunxi_mmc_card_detect(sdmmc_chipset_handle_t sch)
514 1.3.4.2 snj {
515 1.3.4.2 snj struct sunxi_mmc_softc *sc = sch;
516 1.3.4.2 snj
517 1.3.4.2 snj if (sc->sc_gpio_cd == NULL) {
518 1.3.4.2 snj return 1; /* no card detect pin, assume present */
519 1.3.4.2 snj } else {
520 1.3.4.2 snj int v = 0, i;
521 1.3.4.2 snj for (i = 0; i < 5; i++) {
522 1.3.4.2 snj v += (fdtbus_gpio_read(sc->sc_gpio_cd) ^
523 1.3.4.2 snj sc->sc_gpio_cd_inverted);
524 1.3.4.2 snj delay(1000);
525 1.3.4.2 snj }
526 1.3.4.2 snj if (v == 5)
527 1.3.4.2 snj sc->sc_mmc_present = 0;
528 1.3.4.2 snj else if (v == 0)
529 1.3.4.2 snj sc->sc_mmc_present = 1;
530 1.3.4.2 snj return sc->sc_mmc_present;
531 1.3.4.2 snj }
532 1.3.4.2 snj }
533 1.3.4.2 snj
534 1.3.4.2 snj static int
535 1.3.4.2 snj sunxi_mmc_write_protect(sdmmc_chipset_handle_t sch)
536 1.3.4.2 snj {
537 1.3.4.2 snj struct sunxi_mmc_softc *sc = sch;
538 1.3.4.2 snj
539 1.3.4.2 snj if (sc->sc_gpio_wp == NULL) {
540 1.3.4.2 snj return 0; /* no write protect pin, assume rw */
541 1.3.4.2 snj } else {
542 1.3.4.2 snj return fdtbus_gpio_read(sc->sc_gpio_wp) ^
543 1.3.4.2 snj sc->sc_gpio_wp_inverted;
544 1.3.4.2 snj }
545 1.3.4.2 snj }
546 1.3.4.2 snj
547 1.3.4.2 snj static int
548 1.3.4.2 snj sunxi_mmc_bus_power(sdmmc_chipset_handle_t sch, uint32_t ocr)
549 1.3.4.2 snj {
550 1.3.4.2 snj return 0;
551 1.3.4.2 snj }
552 1.3.4.2 snj
553 1.3.4.2 snj static int
554 1.3.4.2 snj sunxi_mmc_update_clock(struct sunxi_mmc_softc *sc)
555 1.3.4.2 snj {
556 1.3.4.2 snj uint32_t cmd;
557 1.3.4.2 snj int retry;
558 1.3.4.2 snj
559 1.3.4.2 snj #ifdef SUNXI_MMC_DEBUG
560 1.3.4.2 snj aprint_normal_dev(sc->sc_dev, "update clock\n");
561 1.3.4.2 snj #endif
562 1.3.4.2 snj
563 1.3.4.2 snj cmd = SUNXI_MMC_CMD_START |
564 1.3.4.2 snj SUNXI_MMC_CMD_UPCLK_ONLY |
565 1.3.4.2 snj SUNXI_MMC_CMD_WAIT_PRE_OVER;
566 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_CMD, cmd);
567 1.3.4.2 snj retry = 0xfffff;
568 1.3.4.2 snj while (--retry > 0) {
569 1.3.4.2 snj if (!(MMC_READ(sc, SUNXI_MMC_CMD) & SUNXI_MMC_CMD_START))
570 1.3.4.2 snj break;
571 1.3.4.2 snj delay(10);
572 1.3.4.2 snj }
573 1.3.4.2 snj
574 1.3.4.2 snj if (retry == 0) {
575 1.3.4.2 snj aprint_error_dev(sc->sc_dev, "timeout updating clock\n");
576 1.3.4.2 snj #ifdef SUNXI_MMC_DEBUG
577 1.3.4.2 snj device_printf(sc->sc_dev, "GCTRL: 0x%08x\n",
578 1.3.4.2 snj MMC_READ(sc, SUNXI_MMC_GCTRL));
579 1.3.4.2 snj device_printf(sc->sc_dev, "CLKCR: 0x%08x\n",
580 1.3.4.2 snj MMC_READ(sc, SUNXI_MMC_CLKCR));
581 1.3.4.2 snj device_printf(sc->sc_dev, "TIMEOUT: 0x%08x\n",
582 1.3.4.2 snj MMC_READ(sc, SUNXI_MMC_TIMEOUT));
583 1.3.4.2 snj device_printf(sc->sc_dev, "WIDTH: 0x%08x\n",
584 1.3.4.2 snj MMC_READ(sc, SUNXI_MMC_WIDTH));
585 1.3.4.2 snj device_printf(sc->sc_dev, "CMD: 0x%08x\n",
586 1.3.4.2 snj MMC_READ(sc, SUNXI_MMC_CMD));
587 1.3.4.2 snj device_printf(sc->sc_dev, "MINT: 0x%08x\n",
588 1.3.4.2 snj MMC_READ(sc, SUNXI_MMC_MINT));
589 1.3.4.2 snj device_printf(sc->sc_dev, "RINT: 0x%08x\n",
590 1.3.4.2 snj MMC_READ(sc, SUNXI_MMC_RINT));
591 1.3.4.2 snj device_printf(sc->sc_dev, "STATUS: 0x%08x\n",
592 1.3.4.2 snj MMC_READ(sc, SUNXI_MMC_STATUS));
593 1.3.4.2 snj #endif
594 1.3.4.2 snj return ETIMEDOUT;
595 1.3.4.2 snj }
596 1.3.4.2 snj
597 1.3.4.2 snj return 0;
598 1.3.4.2 snj }
599 1.3.4.2 snj
600 1.3.4.2 snj static int
601 1.3.4.4 snj sunxi_mmc_bus_clock(sdmmc_chipset_handle_t sch, int freq, bool ddr)
602 1.3.4.2 snj {
603 1.3.4.2 snj struct sunxi_mmc_softc *sc = sch;
604 1.3.4.4 snj uint32_t clkcr, gctrl;
605 1.3.4.2 snj
606 1.3.4.2 snj clkcr = MMC_READ(sc, SUNXI_MMC_CLKCR);
607 1.3.4.2 snj if (clkcr & SUNXI_MMC_CLKCR_CARDCLKON) {
608 1.3.4.2 snj clkcr &= ~SUNXI_MMC_CLKCR_CARDCLKON;
609 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
610 1.3.4.2 snj if (sunxi_mmc_update_clock(sc) != 0)
611 1.3.4.2 snj return 1;
612 1.3.4.2 snj }
613 1.3.4.2 snj
614 1.3.4.2 snj if (freq) {
615 1.3.4.2 snj
616 1.3.4.2 snj clkcr &= ~SUNXI_MMC_CLKCR_DIV;
617 1.3.4.4 snj clkcr |= __SHIFTIN(ddr, SUNXI_MMC_CLKCR_DIV);
618 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
619 1.3.4.2 snj if (sunxi_mmc_update_clock(sc) != 0)
620 1.3.4.2 snj return 1;
621 1.3.4.2 snj
622 1.3.4.4 snj gctrl = MMC_READ(sc, SUNXI_MMC_GCTRL);
623 1.3.4.4 snj if (ddr)
624 1.3.4.4 snj gctrl |= SUNXI_MMC_GCTRL_DDR_MODE;
625 1.3.4.4 snj else
626 1.3.4.4 snj gctrl &= ~SUNXI_MMC_GCTRL_DDR_MODE;
627 1.3.4.4 snj MMC_WRITE(sc, SUNXI_MMC_GCTRL, gctrl);
628 1.3.4.4 snj
629 1.3.4.4 snj if (sunxi_mmc_set_clock(sc, freq, ddr) != 0)
630 1.3.4.2 snj return 1;
631 1.3.4.2 snj
632 1.3.4.2 snj clkcr |= SUNXI_MMC_CLKCR_CARDCLKON;
633 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_CLKCR, clkcr);
634 1.3.4.2 snj if (sunxi_mmc_update_clock(sc) != 0)
635 1.3.4.2 snj return 1;
636 1.3.4.2 snj }
637 1.3.4.2 snj
638 1.3.4.2 snj return 0;
639 1.3.4.2 snj }
640 1.3.4.2 snj
641 1.3.4.2 snj static int
642 1.3.4.2 snj sunxi_mmc_bus_width(sdmmc_chipset_handle_t sch, int width)
643 1.3.4.2 snj {
644 1.3.4.2 snj struct sunxi_mmc_softc *sc = sch;
645 1.3.4.2 snj
646 1.3.4.2 snj #ifdef SUNXI_MMC_DEBUG
647 1.3.4.2 snj aprint_normal_dev(sc->sc_dev, "width = %d\n", width);
648 1.3.4.2 snj #endif
649 1.3.4.2 snj
650 1.3.4.2 snj switch (width) {
651 1.3.4.2 snj case 1:
652 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_1);
653 1.3.4.2 snj break;
654 1.3.4.2 snj case 4:
655 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_4);
656 1.3.4.2 snj break;
657 1.3.4.2 snj case 8:
658 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_WIDTH, SUNXI_MMC_WIDTH_8);
659 1.3.4.2 snj break;
660 1.3.4.2 snj default:
661 1.3.4.2 snj return 1;
662 1.3.4.2 snj }
663 1.3.4.2 snj
664 1.3.4.2 snj sc->sc_mmc_width = width;
665 1.3.4.2 snj
666 1.3.4.2 snj return 0;
667 1.3.4.2 snj }
668 1.3.4.2 snj
669 1.3.4.2 snj static int
670 1.3.4.2 snj sunxi_mmc_bus_rod(sdmmc_chipset_handle_t sch, int on)
671 1.3.4.2 snj {
672 1.3.4.2 snj return -1;
673 1.3.4.2 snj }
674 1.3.4.2 snj
675 1.3.4.2 snj static int
676 1.3.4.4 snj sunxi_mmc_signal_voltage(sdmmc_chipset_handle_t sch, int signal_voltage)
677 1.3.4.4 snj {
678 1.3.4.4 snj struct sunxi_mmc_softc *sc = sch;
679 1.3.4.4 snj u_int uvol;
680 1.3.4.4 snj int error;
681 1.3.4.4 snj
682 1.3.4.4 snj if (sc->sc_reg_vqmmc == NULL)
683 1.3.4.4 snj return 0;
684 1.3.4.4 snj
685 1.3.4.4 snj switch (signal_voltage) {
686 1.3.4.4 snj case SDMMC_SIGNAL_VOLTAGE_330:
687 1.3.4.4 snj uvol = 3300000;
688 1.3.4.4 snj break;
689 1.3.4.4 snj case SDMMC_SIGNAL_VOLTAGE_180:
690 1.3.4.4 snj uvol = 1800000;
691 1.3.4.4 snj break;
692 1.3.4.4 snj default:
693 1.3.4.4 snj return EINVAL;
694 1.3.4.4 snj }
695 1.3.4.4 snj
696 1.3.4.4 snj error = fdtbus_regulator_set_voltage(sc->sc_reg_vqmmc, uvol, uvol);
697 1.3.4.4 snj if (error != 0)
698 1.3.4.4 snj return error;
699 1.3.4.4 snj
700 1.3.4.4 snj return fdtbus_regulator_enable(sc->sc_reg_vqmmc);
701 1.3.4.4 snj }
702 1.3.4.4 snj
703 1.3.4.4 snj static int
704 1.3.4.2 snj sunxi_mmc_dma_prepare(struct sunxi_mmc_softc *sc, struct sdmmc_command *cmd)
705 1.3.4.2 snj {
706 1.3.4.2 snj struct sunxi_mmc_idma_descriptor *dma = sc->sc_idma_desc;
707 1.3.4.2 snj bus_addr_t desc_paddr = sc->sc_idma_map->dm_segs[0].ds_addr;
708 1.3.4.2 snj bus_size_t off;
709 1.3.4.2 snj int desc, resid, seg;
710 1.3.4.2 snj uint32_t val;
711 1.3.4.2 snj
712 1.3.4.2 snj desc = 0;
713 1.3.4.2 snj for (seg = 0; seg < cmd->c_dmamap->dm_nsegs; seg++) {
714 1.3.4.2 snj bus_addr_t paddr = cmd->c_dmamap->dm_segs[seg].ds_addr;
715 1.3.4.2 snj bus_size_t len = cmd->c_dmamap->dm_segs[seg].ds_len;
716 1.3.4.2 snj resid = min(len, cmd->c_resid);
717 1.3.4.2 snj off = 0;
718 1.3.4.2 snj while (resid > 0) {
719 1.3.4.2 snj if (desc == sc->sc_idma_ndesc)
720 1.3.4.2 snj break;
721 1.3.4.2 snj len = min(sc->sc_idma_xferlen, resid);
722 1.3.4.2 snj dma[desc].dma_buf_size = htole32(len);
723 1.3.4.2 snj dma[desc].dma_buf_addr = htole32(paddr + off);
724 1.3.4.2 snj dma[desc].dma_config = htole32(SUNXI_MMC_IDMA_CONFIG_CH |
725 1.3.4.2 snj SUNXI_MMC_IDMA_CONFIG_OWN);
726 1.3.4.2 snj cmd->c_resid -= len;
727 1.3.4.2 snj resid -= len;
728 1.3.4.2 snj off += len;
729 1.3.4.2 snj if (desc == 0) {
730 1.3.4.2 snj dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_FD);
731 1.3.4.2 snj }
732 1.3.4.2 snj if (cmd->c_resid == 0) {
733 1.3.4.2 snj dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_LD);
734 1.3.4.2 snj dma[desc].dma_config |= htole32(SUNXI_MMC_IDMA_CONFIG_ER);
735 1.3.4.2 snj dma[desc].dma_next = 0;
736 1.3.4.2 snj } else {
737 1.3.4.2 snj dma[desc].dma_config |=
738 1.3.4.2 snj htole32(SUNXI_MMC_IDMA_CONFIG_DIC);
739 1.3.4.2 snj dma[desc].dma_next = htole32(
740 1.3.4.2 snj desc_paddr + ((desc+1) *
741 1.3.4.2 snj sizeof(struct sunxi_mmc_idma_descriptor)));
742 1.3.4.2 snj }
743 1.3.4.2 snj ++desc;
744 1.3.4.2 snj }
745 1.3.4.2 snj }
746 1.3.4.2 snj if (desc == sc->sc_idma_ndesc) {
747 1.3.4.2 snj aprint_error_dev(sc->sc_dev,
748 1.3.4.2 snj "not enough descriptors for %d byte transfer!\n",
749 1.3.4.2 snj cmd->c_datalen);
750 1.3.4.2 snj return EIO;
751 1.3.4.2 snj }
752 1.3.4.2 snj
753 1.3.4.2 snj bus_dmamap_sync(sc->sc_dmat, sc->sc_idma_map, 0,
754 1.3.4.2 snj sc->sc_idma_size, BUS_DMASYNC_PREWRITE);
755 1.3.4.2 snj
756 1.3.4.2 snj sc->sc_idma_idst = 0;
757 1.3.4.2 snj
758 1.3.4.2 snj val = MMC_READ(sc, SUNXI_MMC_GCTRL);
759 1.3.4.2 snj val |= SUNXI_MMC_GCTRL_DMAEN;
760 1.3.4.2 snj val |= SUNXI_MMC_GCTRL_INTEN;
761 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_GCTRL, val);
762 1.3.4.2 snj val |= SUNXI_MMC_GCTRL_DMARESET;
763 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_GCTRL, val);
764 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_DMAC, SUNXI_MMC_DMAC_SOFTRESET);
765 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_DMAC,
766 1.3.4.2 snj SUNXI_MMC_DMAC_IDMA_ON|SUNXI_MMC_DMAC_FIX_BURST);
767 1.3.4.2 snj val = MMC_READ(sc, SUNXI_MMC_IDIE);
768 1.3.4.2 snj val &= ~(SUNXI_MMC_IDST_RECEIVE_INT|SUNXI_MMC_IDST_TRANSMIT_INT);
769 1.3.4.2 snj if (cmd->c_flags & SCF_CMD_READ)
770 1.3.4.2 snj val |= SUNXI_MMC_IDST_RECEIVE_INT;
771 1.3.4.2 snj else
772 1.3.4.2 snj val |= SUNXI_MMC_IDST_TRANSMIT_INT;
773 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_IDIE, val);
774 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_DLBA, desc_paddr);
775 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_FTRGLEVEL, sc->sc_dma_ftrglevel);
776 1.3.4.2 snj
777 1.3.4.2 snj return 0;
778 1.3.4.2 snj }
779 1.3.4.2 snj
780 1.3.4.2 snj static void
781 1.3.4.2 snj sunxi_mmc_dma_complete(struct sunxi_mmc_softc *sc)
782 1.3.4.2 snj {
783 1.3.4.2 snj bus_dmamap_sync(sc->sc_dmat, sc->sc_idma_map, 0,
784 1.3.4.2 snj sc->sc_idma_size, BUS_DMASYNC_POSTWRITE);
785 1.3.4.2 snj }
786 1.3.4.2 snj
787 1.3.4.2 snj static void
788 1.3.4.2 snj sunxi_mmc_exec_command(sdmmc_chipset_handle_t sch, struct sdmmc_command *cmd)
789 1.3.4.2 snj {
790 1.3.4.2 snj struct sunxi_mmc_softc *sc = sch;
791 1.3.4.2 snj uint32_t cmdval = SUNXI_MMC_CMD_START;
792 1.3.4.3 snj const bool poll = (cmd->c_flags & SCF_POLL) != 0;
793 1.3.4.2 snj int retry;
794 1.3.4.2 snj
795 1.3.4.2 snj #ifdef SUNXI_MMC_DEBUG
796 1.3.4.2 snj aprint_normal_dev(sc->sc_dev,
797 1.3.4.3 snj "opcode %d flags 0x%x data %p datalen %d blklen %d poll %d\n",
798 1.3.4.2 snj cmd->c_opcode, cmd->c_flags, cmd->c_data, cmd->c_datalen,
799 1.3.4.3 snj cmd->c_blklen, poll);
800 1.3.4.2 snj #endif
801 1.3.4.2 snj
802 1.3.4.2 snj mutex_enter(&sc->sc_intr_lock);
803 1.3.4.2 snj
804 1.3.4.2 snj if (cmd->c_opcode == 0)
805 1.3.4.2 snj cmdval |= SUNXI_MMC_CMD_SEND_INIT_SEQ;
806 1.3.4.2 snj if (cmd->c_flags & SCF_RSP_PRESENT)
807 1.3.4.2 snj cmdval |= SUNXI_MMC_CMD_RSP_EXP;
808 1.3.4.2 snj if (cmd->c_flags & SCF_RSP_136)
809 1.3.4.2 snj cmdval |= SUNXI_MMC_CMD_LONG_RSP;
810 1.3.4.2 snj if (cmd->c_flags & SCF_RSP_CRC)
811 1.3.4.2 snj cmdval |= SUNXI_MMC_CMD_CHECK_RSP_CRC;
812 1.3.4.2 snj
813 1.3.4.2 snj if (cmd->c_datalen > 0) {
814 1.3.4.2 snj unsigned int nblks;
815 1.3.4.2 snj
816 1.3.4.2 snj cmdval |= SUNXI_MMC_CMD_DATA_EXP | SUNXI_MMC_CMD_WAIT_PRE_OVER;
817 1.3.4.2 snj if (!ISSET(cmd->c_flags, SCF_CMD_READ)) {
818 1.3.4.2 snj cmdval |= SUNXI_MMC_CMD_WRITE;
819 1.3.4.2 snj }
820 1.3.4.2 snj
821 1.3.4.2 snj nblks = cmd->c_datalen / cmd->c_blklen;
822 1.3.4.2 snj if (nblks == 0 || (cmd->c_datalen % cmd->c_blklen) != 0)
823 1.3.4.2 snj ++nblks;
824 1.3.4.2 snj
825 1.3.4.2 snj if (nblks > 1) {
826 1.3.4.2 snj cmdval |= SUNXI_MMC_CMD_SEND_AUTO_STOP;
827 1.3.4.2 snj }
828 1.3.4.2 snj
829 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_BLKSZ, cmd->c_blklen);
830 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_BYTECNT, nblks * cmd->c_blklen);
831 1.3.4.2 snj }
832 1.3.4.2 snj
833 1.3.4.2 snj sc->sc_intr_rint = 0;
834 1.3.4.2 snj
835 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_A12A,
836 1.3.4.2 snj (cmdval & SUNXI_MMC_CMD_SEND_AUTO_STOP) ? 0 : 0xffff);
837 1.3.4.2 snj
838 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_ARG, cmd->c_arg);
839 1.3.4.2 snj
840 1.3.4.2 snj #ifdef SUNXI_MMC_DEBUG
841 1.3.4.2 snj aprint_normal_dev(sc->sc_dev, "cmdval = %08x\n", cmdval);
842 1.3.4.2 snj #endif
843 1.3.4.2 snj
844 1.3.4.2 snj if (cmd->c_datalen == 0) {
845 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_CMD, cmdval | cmd->c_opcode);
846 1.3.4.2 snj } else {
847 1.3.4.2 snj cmd->c_resid = cmd->c_datalen;
848 1.3.4.2 snj cmd->c_error = sunxi_mmc_dma_prepare(sc, cmd);
849 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_CMD, cmdval | cmd->c_opcode);
850 1.3.4.2 snj if (cmd->c_error == 0) {
851 1.3.4.2 snj const uint32_t idst_mask =
852 1.3.4.2 snj SUNXI_MMC_IDST_ERROR | SUNXI_MMC_IDST_COMPLETE;
853 1.3.4.2 snj retry = 10;
854 1.3.4.2 snj while ((sc->sc_idma_idst & idst_mask) == 0) {
855 1.3.4.2 snj if (retry-- == 0) {
856 1.3.4.2 snj cmd->c_error = ETIMEDOUT;
857 1.3.4.2 snj break;
858 1.3.4.2 snj }
859 1.3.4.2 snj cv_timedwait(&sc->sc_idst_cv,
860 1.3.4.2 snj &sc->sc_intr_lock, hz);
861 1.3.4.2 snj }
862 1.3.4.2 snj }
863 1.3.4.2 snj sunxi_mmc_dma_complete(sc);
864 1.3.4.2 snj if (sc->sc_idma_idst & SUNXI_MMC_IDST_ERROR) {
865 1.3.4.2 snj cmd->c_error = EIO;
866 1.3.4.2 snj } else if (!(sc->sc_idma_idst & SUNXI_MMC_IDST_COMPLETE)) {
867 1.3.4.2 snj cmd->c_error = ETIMEDOUT;
868 1.3.4.2 snj }
869 1.3.4.2 snj if (cmd->c_error) {
870 1.3.4.2 snj #ifdef SUNXI_MMC_DEBUG
871 1.3.4.2 snj aprint_error_dev(sc->sc_dev,
872 1.3.4.2 snj "xfer failed, error %d\n", cmd->c_error);
873 1.3.4.2 snj #endif
874 1.3.4.2 snj goto done;
875 1.3.4.2 snj }
876 1.3.4.2 snj }
877 1.3.4.2 snj
878 1.3.4.2 snj cmd->c_error = sunxi_mmc_wait_rint(sc,
879 1.3.4.3 snj SUNXI_MMC_INT_ERROR|SUNXI_MMC_INT_CMD_DONE, hz * 10, poll);
880 1.3.4.2 snj if (cmd->c_error == 0 && (sc->sc_intr_rint & SUNXI_MMC_INT_ERROR)) {
881 1.3.4.2 snj if (sc->sc_intr_rint & SUNXI_MMC_INT_RESP_TIMEOUT) {
882 1.3.4.2 snj cmd->c_error = ETIMEDOUT;
883 1.3.4.2 snj } else {
884 1.3.4.2 snj cmd->c_error = EIO;
885 1.3.4.2 snj }
886 1.3.4.2 snj }
887 1.3.4.2 snj if (cmd->c_error) {
888 1.3.4.2 snj #ifdef SUNXI_MMC_DEBUG
889 1.3.4.2 snj aprint_error_dev(sc->sc_dev,
890 1.3.4.2 snj "cmd failed, error %d\n", cmd->c_error);
891 1.3.4.2 snj #endif
892 1.3.4.2 snj goto done;
893 1.3.4.2 snj }
894 1.3.4.2 snj
895 1.3.4.2 snj if (cmd->c_datalen > 0) {
896 1.3.4.2 snj cmd->c_error = sunxi_mmc_wait_rint(sc,
897 1.3.4.2 snj SUNXI_MMC_INT_ERROR|
898 1.3.4.2 snj SUNXI_MMC_INT_AUTO_CMD_DONE|
899 1.3.4.2 snj SUNXI_MMC_INT_DATA_OVER,
900 1.3.4.3 snj hz*10, poll);
901 1.3.4.2 snj if (cmd->c_error == 0 &&
902 1.3.4.2 snj (sc->sc_intr_rint & SUNXI_MMC_INT_ERROR)) {
903 1.3.4.2 snj cmd->c_error = ETIMEDOUT;
904 1.3.4.2 snj }
905 1.3.4.2 snj if (cmd->c_error) {
906 1.3.4.2 snj #ifdef SUNXI_MMC_DEBUG
907 1.3.4.2 snj aprint_error_dev(sc->sc_dev,
908 1.3.4.2 snj "data timeout, rint = %08x\n",
909 1.3.4.2 snj sc->sc_intr_rint);
910 1.3.4.2 snj #endif
911 1.3.4.2 snj cmd->c_error = ETIMEDOUT;
912 1.3.4.2 snj goto done;
913 1.3.4.2 snj }
914 1.3.4.2 snj }
915 1.3.4.2 snj
916 1.3.4.2 snj if (cmd->c_flags & SCF_RSP_PRESENT) {
917 1.3.4.2 snj if (cmd->c_flags & SCF_RSP_136) {
918 1.3.4.2 snj cmd->c_resp[0] = MMC_READ(sc, SUNXI_MMC_RESP0);
919 1.3.4.2 snj cmd->c_resp[1] = MMC_READ(sc, SUNXI_MMC_RESP1);
920 1.3.4.2 snj cmd->c_resp[2] = MMC_READ(sc, SUNXI_MMC_RESP2);
921 1.3.4.2 snj cmd->c_resp[3] = MMC_READ(sc, SUNXI_MMC_RESP3);
922 1.3.4.2 snj if (cmd->c_flags & SCF_RSP_CRC) {
923 1.3.4.2 snj cmd->c_resp[0] = (cmd->c_resp[0] >> 8) |
924 1.3.4.2 snj (cmd->c_resp[1] << 24);
925 1.3.4.2 snj cmd->c_resp[1] = (cmd->c_resp[1] >> 8) |
926 1.3.4.2 snj (cmd->c_resp[2] << 24);
927 1.3.4.2 snj cmd->c_resp[2] = (cmd->c_resp[2] >> 8) |
928 1.3.4.2 snj (cmd->c_resp[3] << 24);
929 1.3.4.2 snj cmd->c_resp[3] = (cmd->c_resp[3] >> 8);
930 1.3.4.2 snj }
931 1.3.4.2 snj } else {
932 1.3.4.2 snj cmd->c_resp[0] = MMC_READ(sc, SUNXI_MMC_RESP0);
933 1.3.4.2 snj }
934 1.3.4.2 snj }
935 1.3.4.2 snj
936 1.3.4.2 snj done:
937 1.3.4.2 snj cmd->c_flags |= SCF_ITSDONE;
938 1.3.4.2 snj mutex_exit(&sc->sc_intr_lock);
939 1.3.4.2 snj
940 1.3.4.2 snj if (cmd->c_error) {
941 1.3.4.2 snj #ifdef SUNXI_MMC_DEBUG
942 1.3.4.2 snj aprint_error_dev(sc->sc_dev, "i/o error %d\n", cmd->c_error);
943 1.3.4.2 snj #endif
944 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_GCTRL,
945 1.3.4.2 snj MMC_READ(sc, SUNXI_MMC_GCTRL) |
946 1.3.4.2 snj SUNXI_MMC_GCTRL_DMARESET | SUNXI_MMC_GCTRL_FIFORESET);
947 1.3.4.2 snj for (retry = 0; retry < 1000; retry++) {
948 1.3.4.2 snj if (!(MMC_READ(sc, SUNXI_MMC_GCTRL) & SUNXI_MMC_GCTRL_RESET))
949 1.3.4.2 snj break;
950 1.3.4.2 snj delay(10);
951 1.3.4.2 snj }
952 1.3.4.2 snj sunxi_mmc_update_clock(sc);
953 1.3.4.2 snj }
954 1.3.4.2 snj
955 1.3.4.2 snj MMC_WRITE(sc, SUNXI_MMC_GCTRL,
956 1.3.4.2 snj MMC_READ(sc, SUNXI_MMC_GCTRL) | SUNXI_MMC_GCTRL_FIFORESET);
957 1.3.4.2 snj }
958 1.3.4.2 snj
959 1.3.4.2 snj static void
960 1.3.4.2 snj sunxi_mmc_card_enable_intr(sdmmc_chipset_handle_t sch, int enable)
961 1.3.4.2 snj {
962 1.3.4.2 snj }
963 1.3.4.2 snj
964 1.3.4.2 snj static void
965 1.3.4.2 snj sunxi_mmc_card_intr_ack(sdmmc_chipset_handle_t sch)
966 1.3.4.2 snj {
967 1.3.4.2 snj }
968