Home | History | Annotate | Line # | Download | only in marvell
marvell_machdep.c revision 1.21.2.1
      1  1.21.2.1     rmind /*	$NetBSD: marvell_machdep.c,v 1.21.2.1 2014/05/18 17:45:05 rmind Exp $ */
      2       1.1  kiyohara /*
      3       1.1  kiyohara  * Copyright (c) 2007, 2008, 2010 KIYOHARA Takashi
      4       1.1  kiyohara  * All rights reserved.
      5       1.1  kiyohara  *
      6       1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
      7       1.1  kiyohara  * modification, are permitted provided that the following conditions
      8       1.1  kiyohara  * are met:
      9       1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
     10       1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
     11       1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
     13       1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
     14       1.1  kiyohara  *
     15       1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16       1.1  kiyohara  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     17       1.1  kiyohara  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     18       1.1  kiyohara  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     19       1.1  kiyohara  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     20       1.1  kiyohara  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     21       1.1  kiyohara  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22       1.1  kiyohara  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     23       1.1  kiyohara  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     24       1.1  kiyohara  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     25       1.1  kiyohara  * POSSIBILITY OF SUCH DAMAGE.
     26       1.1  kiyohara  */
     27       1.1  kiyohara #include <sys/cdefs.h>
     28  1.21.2.1     rmind __KERNEL_RCSID(0, "$NetBSD: marvell_machdep.c,v 1.21.2.1 2014/05/18 17:45:05 rmind Exp $");
     29       1.1  kiyohara 
     30       1.1  kiyohara #include "opt_evbarm_boardtype.h"
     31       1.1  kiyohara #include "opt_ddb.h"
     32       1.1  kiyohara #include "opt_pci.h"
     33       1.1  kiyohara #include "opt_mvsoc.h"
     34       1.1  kiyohara #include "com.h"
     35       1.1  kiyohara #include "gtpci.h"
     36       1.1  kiyohara #include "mvpex.h"
     37       1.1  kiyohara 
     38       1.1  kiyohara #include <sys/param.h>
     39       1.1  kiyohara #include <sys/kernel.h>
     40       1.1  kiyohara #include <sys/reboot.h>
     41       1.1  kiyohara #include <sys/systm.h>
     42       1.1  kiyohara #include <sys/termios.h>
     43       1.1  kiyohara 
     44       1.1  kiyohara #include <prop/proplib.h>
     45       1.1  kiyohara 
     46       1.1  kiyohara #include <dev/cons.h>
     47       1.1  kiyohara #include <dev/md.h>
     48       1.1  kiyohara 
     49       1.1  kiyohara #include <dev/marvell/marvellreg.h>
     50       1.1  kiyohara #include <dev/marvell/marvellvar.h>
     51       1.1  kiyohara #include <dev/pci/pcireg.h>
     52       1.1  kiyohara #include <dev/pci/pcivar.h>
     53       1.1  kiyohara 
     54       1.1  kiyohara #include <machine/autoconf.h>
     55       1.1  kiyohara #include <machine/bootconfig.h>
     56       1.1  kiyohara #include <machine/pci_machdep.h>
     57       1.1  kiyohara 
     58       1.1  kiyohara #include <uvm/uvm_extern.h>
     59       1.1  kiyohara 
     60       1.1  kiyohara #include <arm/db_machdep.h>
     61       1.1  kiyohara #include <arm/undefined.h>
     62       1.1  kiyohara #include <arm/arm32/machdep.h>
     63       1.1  kiyohara 
     64       1.1  kiyohara #include <arm/marvell/mvsocreg.h>
     65       1.1  kiyohara #include <arm/marvell/mvsocvar.h>
     66       1.1  kiyohara #include <arm/marvell/orionreg.h>
     67       1.1  kiyohara #include <arm/marvell/kirkwoodreg.h>
     68  1.21.2.1     rmind #include <arm/marvell/mv78xx0reg.h>
     69  1.21.2.1     rmind #include <arm/marvell/armadaxpreg.h>
     70       1.1  kiyohara #include <arm/marvell/mvsocgppvar.h>
     71       1.1  kiyohara 
     72       1.1  kiyohara #include <evbarm/marvell/marvellreg.h>
     73       1.1  kiyohara #include <evbarm/marvell/marvellvar.h>
     74       1.1  kiyohara 
     75       1.1  kiyohara #include <ddb/db_extern.h>
     76       1.1  kiyohara #include <ddb/db_sym.h>
     77       1.1  kiyohara 
     78       1.1  kiyohara #include "ksyms.h"
     79       1.1  kiyohara 
     80       1.1  kiyohara 
     81       1.1  kiyohara /* Kernel text starts 2MB in from the bottom of the kernel address space. */
     82       1.1  kiyohara #define KERNEL_TEXT_BASE	(KERNEL_BASE + 0x00000000)
     83      1.16  kiyohara #define KERNEL_VM_BASE		(KERNEL_BASE + 0x02000000)
     84       1.1  kiyohara 
     85       1.1  kiyohara /*
     86      1.18      matt  * The range 0xc2000000 - 0xdfffffff is available for kernel VM space
     87      1.16  kiyohara  * Core-logic registers and I/O mappings occupy 0xfe000000 - 0xffffffff
     88       1.1  kiyohara  */
     89      1.18      matt #define KERNEL_VM_SIZE		0x1e000000
     90       1.1  kiyohara 
     91       1.1  kiyohara BootConfig bootconfig;		/* Boot config storage */
     92       1.4  jakllsch static char bootargs[MAX_BOOT_STRING];
     93       1.1  kiyohara char *boot_args = NULL;
     94       1.1  kiyohara 
     95      1.17      matt extern int KERNEL_BASE_phys[];
     96       1.1  kiyohara extern char _end[];
     97       1.1  kiyohara 
     98       1.1  kiyohara /*
     99       1.1  kiyohara  * Macros to translate between physical and virtual for a subset of the
    100       1.1  kiyohara  * kernel address space.  *Not* for general use.
    101       1.1  kiyohara  */
    102       1.1  kiyohara #define KERNEL_BASE_PHYS	physical_start
    103       1.1  kiyohara #define KERN_VTOPHYS(va) \
    104       1.1  kiyohara 	((paddr_t)((vaddr_t)va - KERNEL_BASE + KERNEL_BASE_PHYS))
    105       1.1  kiyohara #define KERN_PHYSTOV(pa) \
    106       1.1  kiyohara 	((vaddr_t)((paddr_t)pa - KERNEL_BASE_PHYS + KERNEL_BASE))
    107       1.1  kiyohara 
    108       1.1  kiyohara 
    109       1.1  kiyohara #include "com.h"
    110       1.1  kiyohara #if NCOM > 0
    111       1.1  kiyohara #include <dev/ic/comreg.h>
    112       1.1  kiyohara #include <dev/ic/comvar.h>
    113       1.1  kiyohara #endif
    114       1.1  kiyohara 
    115       1.1  kiyohara #ifndef CONSPEED
    116       1.1  kiyohara #define CONSPEED	B115200	/* It's a setting of the default of u-boot */
    117       1.1  kiyohara #endif
    118       1.1  kiyohara #ifndef CONMODE
    119       1.1  kiyohara #define CONMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
    120       1.1  kiyohara 
    121       1.1  kiyohara int comcnspeed = CONSPEED;
    122       1.1  kiyohara int comcnmode = CONMODE;
    123       1.1  kiyohara #endif
    124       1.1  kiyohara 
    125       1.1  kiyohara #include "opt_kgdb.h"
    126       1.1  kiyohara #ifdef KGDB
    127       1.1  kiyohara #include <sys/kgdb.h>
    128       1.1  kiyohara #endif
    129       1.1  kiyohara 
    130       1.1  kiyohara static void marvell_device_register(device_t, void *);
    131       1.1  kiyohara #if NGTPCI > 0 || NMVPEX > 0
    132       1.1  kiyohara static void marvell_startend_by_tag(int, uint64_t *, uint64_t *);
    133       1.1  kiyohara #endif
    134       1.1  kiyohara 
    135  1.21.2.1     rmind #if defined(ORION) || defined(KIRKWOOD) || defined(MV78XX0)
    136       1.3  jakllsch static void
    137       1.3  jakllsch marvell_system_reset(void)
    138       1.3  jakllsch {
    139       1.3  jakllsch 	/* unmask soft reset */
    140       1.3  jakllsch 	write_mlmbreg(MVSOC_MLMB_RSTOUTNMASKR,
    141       1.3  jakllsch 	    MVSOC_MLMB_RSTOUTNMASKR_SOFTRSTOUTEN);
    142       1.3  jakllsch 	/* assert soft reset */
    143       1.3  jakllsch 	write_mlmbreg(MVSOC_MLMB_SSRR, MVSOC_MLMB_SSRR_SYSTEMSOFTRST);
    144  1.21.2.1     rmind 
    145       1.3  jakllsch 	/* if we're still running, jump to the reset address */
    146      1.17      matt 	cpu_reset_address = 0;
    147      1.17      matt 	cpu_reset_address_paddr = 0xffff0000;
    148       1.3  jakllsch 	cpu_reset();
    149       1.3  jakllsch 	/*NOTREACHED*/
    150       1.3  jakllsch }
    151  1.21.2.1     rmind #endif
    152  1.21.2.1     rmind 
    153  1.21.2.1     rmind #if defined(ARMADAXP)
    154  1.21.2.1     rmind static void
    155  1.21.2.1     rmind armadaxp_system_reset(void)
    156  1.21.2.1     rmind {
    157  1.21.2.1     rmind 	extern vaddr_t misc_base;
    158  1.21.2.1     rmind 
    159  1.21.2.1     rmind #define write_miscreg(r, v)	(*(volatile uint32_t *)(misc_base + (r)) = (v))
    160  1.21.2.1     rmind 
    161  1.21.2.1     rmind 	/* Unmask soft reset */
    162  1.21.2.1     rmind 	write_miscreg(ARMADAXP_MISC_RSTOUTNMASKR,
    163  1.21.2.1     rmind 	    ARMADAXP_MISC_RSTOUTNMASKR_GLOBALSOFTRSTOUTEN);
    164  1.21.2.1     rmind 	/* Assert soft reset */
    165  1.21.2.1     rmind 	write_miscreg(ARMADAXP_MISC_SSRR, ARMADAXP_MISC_SSRR_GLOBALSOFTRST);
    166  1.21.2.1     rmind 
    167  1.21.2.1     rmind 	while (1);
    168  1.21.2.1     rmind 
    169  1.21.2.1     rmind 	/*NOTREACHED*/
    170  1.21.2.1     rmind }
    171  1.21.2.1     rmind #endif
    172  1.21.2.1     rmind 
    173       1.1  kiyohara 
    174       1.1  kiyohara static inline
    175       1.1  kiyohara pd_entry_t *
    176       1.1  kiyohara read_ttb(void)
    177       1.1  kiyohara {
    178       1.1  kiyohara 	long ttb;
    179       1.1  kiyohara 
    180       1.1  kiyohara 	__asm volatile("mrc	p15, 0, %0, c2, c0, 0" : "=r" (ttb));
    181       1.1  kiyohara 
    182       1.1  kiyohara 	return (pd_entry_t *)(ttb & ~((1<<14)-1));
    183       1.1  kiyohara }
    184       1.1  kiyohara 
    185       1.1  kiyohara /*
    186       1.1  kiyohara  * Static device mappings. These peripheral registers are mapped at
    187       1.1  kiyohara  * fixed virtual addresses very early in initarm() so that we can use
    188       1.1  kiyohara  * them while booting the kernel, and stay at the same address
    189       1.1  kiyohara  * throughout whole kernel's life time.
    190       1.1  kiyohara  *
    191       1.1  kiyohara  * We use this table twice; once with bootstrap page table, and once
    192       1.1  kiyohara  * with kernel's page table which we build up in initarm().
    193       1.1  kiyohara  *
    194       1.1  kiyohara  * Since we map these registers into the bootstrap page table using
    195       1.1  kiyohara  * pmap_devmap_bootstrap() which calls pmap_map_chunk(), we map
    196       1.1  kiyohara  * registers segment-aligned and segment-rounded in order to avoid
    197       1.1  kiyohara  * using the 2nd page tables.
    198       1.1  kiyohara  */
    199       1.1  kiyohara #define _A(a)	((a) & ~L1_S_OFFSET)
    200       1.1  kiyohara #define _S(s)	(((s) + L1_S_SIZE - 1) & ~(L1_S_SIZE-1))
    201       1.1  kiyohara 
    202  1.21.2.1     rmind static struct pmap_devmap marvell_devmap[] = {
    203       1.1  kiyohara 	{
    204       1.1  kiyohara 		MARVELL_INTERREGS_VBASE,
    205       1.1  kiyohara 		_A(MARVELL_INTERREGS_PBASE),
    206       1.1  kiyohara 		_S(MARVELL_INTERREGS_SIZE),
    207       1.1  kiyohara 		VM_PROT_READ|VM_PROT_WRITE,
    208       1.1  kiyohara 		PTE_NOCACHE,
    209       1.1  kiyohara 	},
    210       1.1  kiyohara 
    211       1.1  kiyohara 	{ 0, 0, 0, 0, 0 }
    212       1.1  kiyohara };
    213       1.1  kiyohara 
    214       1.4  jakllsch extern uint32_t *u_boot_args[];
    215       1.1  kiyohara 
    216       1.1  kiyohara /*
    217       1.1  kiyohara  * u_int initarm(...)
    218       1.1  kiyohara  *
    219       1.1  kiyohara  * Initial entry point on startup. This gets called before main() is
    220       1.1  kiyohara  * entered.
    221       1.1  kiyohara  * It should be responsible for setting up everything that must be
    222       1.1  kiyohara  * in place when main is called.
    223       1.1  kiyohara  * This includes
    224       1.1  kiyohara  *   Taking a copy of the boot configuration structure.
    225       1.1  kiyohara  *   Initialising the physical console so characters can be printed.
    226       1.1  kiyohara  *   Setting up page tables for the kernel
    227       1.1  kiyohara  *   Relocating the kernel to the bottom of physical memory
    228       1.1  kiyohara  */
    229       1.1  kiyohara u_int
    230       1.1  kiyohara initarm(void *arg)
    231       1.1  kiyohara {
    232       1.1  kiyohara 	uint32_t target, attr, base, size;
    233  1.21.2.1     rmind 	int cs, cs_end, memtag = 0, iotag = 0, window;
    234      1.15      matt 
    235      1.14      matt 	mvsoc_bootstrap(MARVELL_INTERREGS_VBASE);
    236      1.14      matt 
    237  1.21.2.1     rmind 	/*
    238  1.21.2.1     rmind 	 * Heads up ... Setup the CPU / MMU / TLB functions
    239  1.21.2.1     rmind 	 */
    240  1.21.2.1     rmind 	if (set_cpufuncs())
    241  1.21.2.1     rmind 		panic("cpu not recognized!");
    242  1.21.2.1     rmind 
    243       1.1  kiyohara 	/* map some peripheral registers */
    244       1.1  kiyohara 	pmap_devmap_bootstrap((vaddr_t)read_ttb(), marvell_devmap);
    245       1.1  kiyohara 
    246  1.21.2.1     rmind 	/*
    247  1.21.2.1     rmind 	 * U-Boot doesn't use the virtual memory.
    248  1.21.2.1     rmind 	 *
    249  1.21.2.1     rmind 	 * Physical Address Range     Description
    250  1.21.2.1     rmind 	 * -----------------------    ----------------------------------
    251  1.21.2.1     rmind 	 * 0x00000000 - 0x0fffffff    SDRAM Bank 0 (max 256MB)
    252  1.21.2.1     rmind 	 * 0x10000000 - 0x1fffffff    SDRAM Bank 1 (max 256MB)
    253  1.21.2.1     rmind 	 * 0x20000000 - 0x2fffffff    SDRAM Bank 2 (max 256MB)
    254  1.21.2.1     rmind 	 * 0x30000000 - 0x3fffffff    SDRAM Bank 3 (max 256MB)
    255  1.21.2.1     rmind 	 * 0xf1000000 - 0xf10fffff    SoC Internal Registers
    256  1.21.2.1     rmind 	 */
    257  1.21.2.1     rmind 
    258  1.21.2.1     rmind 	cpu_domains((DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2)) | DOMAIN_CLIENT);
    259  1.21.2.1     rmind 
    260       1.1  kiyohara 	/* Get ready for splfoo() */
    261       1.1  kiyohara 	switch (mvsoc_model()) {
    262       1.1  kiyohara #ifdef ORION
    263       1.1  kiyohara 	case MARVELL_ORION_1_88F1181:
    264       1.1  kiyohara 	case MARVELL_ORION_1_88F5082:
    265       1.1  kiyohara 	case MARVELL_ORION_1_88F5180N:
    266       1.1  kiyohara 	case MARVELL_ORION_1_88F5181:
    267       1.1  kiyohara 	case MARVELL_ORION_1_88F5182:
    268       1.1  kiyohara 	case MARVELL_ORION_1_88F6082:
    269       1.1  kiyohara 	case MARVELL_ORION_1_88F6183:
    270       1.1  kiyohara 	case MARVELL_ORION_1_88W8660:
    271       1.1  kiyohara 	case MARVELL_ORION_2_88F1281:
    272       1.1  kiyohara 	case MARVELL_ORION_2_88F5281:
    273  1.21.2.1     rmind 		cpu_reset_address = marvell_system_reset;
    274  1.21.2.1     rmind 
    275       1.1  kiyohara 		orion_intr_bootstrap();
    276       1.1  kiyohara 
    277       1.1  kiyohara 		memtag = ORION_TAG_PEX0_MEM;
    278       1.1  kiyohara 		iotag = ORION_TAG_PEX0_IO;
    279       1.1  kiyohara 		nwindow = ORION_MLMB_NWINDOW;
    280       1.1  kiyohara 		nremap = ORION_MLMB_NREMAP;
    281       1.1  kiyohara 
    282  1.21.2.1     rmind 		cs = MARVELL_TAG_SDRAM_CS0;
    283  1.21.2.1     rmind 		cs_end = MARVELL_TAG_SDRAM_CS3;
    284  1.21.2.1     rmind 
    285       1.1  kiyohara 		orion_getclks(MARVELL_INTERREGS_VBASE);
    286       1.1  kiyohara 		break;
    287       1.1  kiyohara #endif	/* ORION */
    288       1.1  kiyohara 
    289       1.1  kiyohara #ifdef KIRKWOOD
    290       1.1  kiyohara 	case MARVELL_KIRKWOOD_88F6180:
    291       1.1  kiyohara 	case MARVELL_KIRKWOOD_88F6192:
    292       1.1  kiyohara 	case MARVELL_KIRKWOOD_88F6281:
    293       1.9  kiyohara 	case MARVELL_KIRKWOOD_88F6282:
    294  1.21.2.1     rmind 		cpu_reset_address = marvell_system_reset;
    295  1.21.2.1     rmind 
    296       1.1  kiyohara 		kirkwood_intr_bootstrap();
    297       1.1  kiyohara 
    298       1.1  kiyohara 		memtag = KIRKWOOD_TAG_PEX_MEM;
    299       1.1  kiyohara 		iotag = KIRKWOOD_TAG_PEX_IO;
    300       1.1  kiyohara 		nwindow = KIRKWOOD_MLMB_NWINDOW;
    301       1.1  kiyohara 		nremap = KIRKWOOD_MLMB_NREMAP;
    302       1.1  kiyohara 
    303  1.21.2.1     rmind 		cs = MARVELL_TAG_SDRAM_CS0;
    304  1.21.2.1     rmind 		cs_end = MARVELL_TAG_SDRAM_CS3;
    305  1.21.2.1     rmind 
    306       1.1  kiyohara 		kirkwood_getclks(MARVELL_INTERREGS_VBASE);
    307  1.21.2.1     rmind 		mvsoc_clkgating = kirkwood_clkgating;
    308       1.1  kiyohara 		break;
    309       1.1  kiyohara #endif	/* KIRKWOOD */
    310       1.1  kiyohara 
    311       1.1  kiyohara #ifdef MV78XX0
    312       1.1  kiyohara 	case MARVELL_MV78XX0_MV78100:
    313       1.1  kiyohara 	case MARVELL_MV78XX0_MV78200:
    314  1.21.2.1     rmind 		cpu_reset_address = marvell_system_reset;
    315  1.21.2.1     rmind 
    316       1.1  kiyohara 		mv78xx0_intr_bootstrap();
    317       1.1  kiyohara 
    318  1.21.2.1     rmind 		memtag = MV78XX0_TAG_PEX0_MEM;
    319  1.21.2.1     rmind 		iotag = MV78XX0_TAG_PEX0_IO;
    320       1.1  kiyohara 		nwindow = MV78XX0_MLMB_NWINDOW;
    321       1.1  kiyohara 		nremap = MV78XX0_MLMB_NREMAP;
    322       1.1  kiyohara 
    323  1.21.2.1     rmind 		cs = MARVELL_TAG_SDRAM_CS0;
    324  1.21.2.1     rmind 		cs_end = MARVELL_TAG_SDRAM_CS3;
    325  1.21.2.1     rmind 
    326       1.1  kiyohara 		mv78xx0_getclks(MARVELL_INTERREGS_VBASE);
    327       1.1  kiyohara 		break;
    328       1.1  kiyohara #endif	/* MV78XX0 */
    329       1.1  kiyohara 
    330  1.21.2.1     rmind #ifdef ARMADAXP
    331  1.21.2.1     rmind 	case MARVELL_ARMADAXP_MV78130:
    332  1.21.2.1     rmind 	case MARVELL_ARMADAXP_MV78160:
    333  1.21.2.1     rmind 	case MARVELL_ARMADAXP_MV78230:
    334  1.21.2.1     rmind 	case MARVELL_ARMADAXP_MV78260:
    335  1.21.2.1     rmind 	case MARVELL_ARMADAXP_MV78460:
    336  1.21.2.1     rmind 		cpu_reset_address = armadaxp_system_reset;
    337  1.21.2.1     rmind 
    338  1.21.2.1     rmind 		armadaxp_intr_bootstrap(MARVELL_INTERREGS_PBASE);
    339  1.21.2.1     rmind 
    340  1.21.2.1     rmind 		memtag = ARMADAXP_TAG_PEX00_MEM;
    341  1.21.2.1     rmind 		iotag = ARMADAXP_TAG_PEX00_IO;
    342  1.21.2.1     rmind 		nwindow = ARMADAXP_MLMB_NWINDOW;
    343  1.21.2.1     rmind 		nremap = ARMADAXP_MLMB_NREMAP;
    344  1.21.2.1     rmind 
    345  1.21.2.1     rmind 		cs = MARVELL_TAG_DDR3_CS0;
    346  1.21.2.1     rmind 		cs_end = MARVELL_TAG_DDR3_CS3;
    347  1.21.2.1     rmind 
    348  1.21.2.1     rmind 		extern vaddr_t misc_base;
    349  1.21.2.1     rmind 	        misc_base = MARVELL_INTERREGS_VBASE + ARMADAXP_MISC_BASE;
    350  1.21.2.1     rmind 		armadaxp_getclks();
    351  1.21.2.1     rmind 		mvsoc_clkgating = armadaxp_clkgating;
    352  1.21.2.1     rmind 
    353  1.21.2.1     rmind #ifdef L2CACHE_ENABLE
    354  1.21.2.1     rmind 		/* Initialize L2 Cache */
    355  1.21.2.1     rmind 		{
    356  1.21.2.1     rmind 			extern int armadaxp_l2_init(bus_addr_t);
    357  1.21.2.1     rmind 
    358  1.21.2.1     rmind 			(void)armadaxp_l2_init(MARVELL_INTERREGS_PBASE);
    359  1.21.2.1     rmind 		}
    360  1.21.2.1     rmind #endif
    361  1.21.2.1     rmind 
    362  1.21.2.1     rmind #ifdef AURORA_IO_CACHE_COHERENCY
    363  1.21.2.1     rmind 		/* Initialize cache coherency */
    364  1.21.2.1     rmind 		armadaxp_io_coherency_init();
    365  1.21.2.1     rmind #endif
    366  1.21.2.1     rmind 		break;
    367  1.21.2.1     rmind 
    368  1.21.2.1     rmind 	case MARVELL_ARMADA370_MV6707:
    369  1.21.2.1     rmind 	case MARVELL_ARMADA370_MV6710:
    370  1.21.2.1     rmind 	case MARVELL_ARMADA370_MV6W11:
    371  1.21.2.1     rmind 		cpu_reset_address = armadaxp_system_reset;
    372  1.21.2.1     rmind 
    373  1.21.2.1     rmind 		armadaxp_intr_bootstrap(MARVELL_INTERREGS_PBASE);
    374  1.21.2.1     rmind 
    375  1.21.2.1     rmind 		memtag = ARMADAXP_TAG_PEX00_MEM;
    376  1.21.2.1     rmind 		iotag = ARMADAXP_TAG_PEX00_IO;
    377  1.21.2.1     rmind 		nwindow = ARMADAXP_MLMB_NWINDOW;
    378  1.21.2.1     rmind 		nremap = ARMADAXP_MLMB_NREMAP;
    379  1.21.2.1     rmind 
    380  1.21.2.1     rmind 		cs = MARVELL_TAG_DDR3_CS0;
    381  1.21.2.1     rmind 		cs_end = MARVELL_TAG_DDR3_CS3;
    382  1.21.2.1     rmind 
    383  1.21.2.1     rmind 		extern vaddr_t misc_base;
    384  1.21.2.1     rmind 	        misc_base = MARVELL_INTERREGS_VBASE + ARMADAXP_MISC_BASE;
    385  1.21.2.1     rmind 		armada370_getclks();
    386  1.21.2.1     rmind 		mvsoc_clkgating = armadaxp_clkgating;
    387  1.21.2.1     rmind 
    388  1.21.2.1     rmind #ifdef L2CACHE_ENABLE
    389  1.21.2.1     rmind 		/* Initialize L2 Cache */
    390  1.21.2.1     rmind 		{
    391  1.21.2.1     rmind 			extern int armadaxp_l2_init(bus_addr_t);
    392  1.21.2.1     rmind 
    393  1.21.2.1     rmind 			(void)armadaxp_l2_init(MARVELL_INTERREGS_PBASE);
    394  1.21.2.1     rmind 		}
    395  1.21.2.1     rmind #endif
    396  1.21.2.1     rmind 
    397  1.21.2.1     rmind #ifdef AURORA_IO_CACHE_COHERENCY
    398  1.21.2.1     rmind 		/* Initialize cache coherency */
    399  1.21.2.1     rmind 		armadaxp_io_coherency_init();
    400  1.21.2.1     rmind #endif
    401  1.21.2.1     rmind 		break;
    402  1.21.2.1     rmind #endif	/* ARMADAXP */
    403  1.21.2.1     rmind 
    404       1.1  kiyohara 	default:
    405       1.1  kiyohara 		/* We can't output console here yet... */
    406       1.1  kiyohara 		panic("unknown model...\n");
    407       1.1  kiyohara 
    408       1.1  kiyohara 		/* NOTREACHED */
    409       1.1  kiyohara 	}
    410       1.1  kiyohara 
    411  1.21.2.1     rmind 	consinit();
    412  1.21.2.1     rmind 
    413  1.21.2.1     rmind 	/* Talk to the user */
    414  1.21.2.1     rmind #ifndef EVBARM_BOARDTYPE
    415  1.21.2.1     rmind #define EVBARM_BOARDTYPE	Marvell
    416  1.21.2.1     rmind #endif
    417  1.21.2.1     rmind #define BDSTR(s)	_BDSTR(s)
    418  1.21.2.1     rmind #define _BDSTR(s)	#s
    419  1.21.2.1     rmind 	printf("\nNetBSD/evbarm (" BDSTR(EVBARM_BOARDTYPE) ") booting ...\n");
    420  1.21.2.1     rmind 
    421       1.1  kiyohara 	/* Reset PCI-Express space to window register. */
    422       1.1  kiyohara 	window = mvsoc_target(memtag, &target, &attr, NULL, NULL);
    423       1.1  kiyohara 	write_mlmbreg(MVSOC_MLMB_WCR(window),
    424       1.1  kiyohara 	    MVSOC_MLMB_WCR_WINEN |
    425       1.1  kiyohara 	    MVSOC_MLMB_WCR_TARGET(target) |
    426       1.1  kiyohara 	    MVSOC_MLMB_WCR_ATTR(attr) |
    427       1.1  kiyohara 	    MVSOC_MLMB_WCR_SIZE(MARVELL_PEXMEM_SIZE));
    428       1.1  kiyohara 	write_mlmbreg(MVSOC_MLMB_WBR(window),
    429       1.1  kiyohara 	    MARVELL_PEXMEM_PBASE & MVSOC_MLMB_WBR_BASE_MASK);
    430       1.1  kiyohara #ifdef PCI_NETBSD_CONFIGURE
    431       1.1  kiyohara 	if (window < nremap) {
    432       1.1  kiyohara 		write_mlmbreg(MVSOC_MLMB_WRLR(window),
    433       1.1  kiyohara 		    MARVELL_PEXMEM_PBASE & MVSOC_MLMB_WRLR_REMAP_MASK);
    434       1.1  kiyohara 		write_mlmbreg(MVSOC_MLMB_WRHR(window), 0);
    435       1.1  kiyohara 	}
    436       1.1  kiyohara #endif
    437       1.1  kiyohara 	window = mvsoc_target(iotag, &target, &attr, NULL, NULL);
    438       1.1  kiyohara 	write_mlmbreg(MVSOC_MLMB_WCR(window),
    439       1.1  kiyohara 	    MVSOC_MLMB_WCR_WINEN |
    440       1.1  kiyohara 	    MVSOC_MLMB_WCR_TARGET(target) |
    441       1.1  kiyohara 	    MVSOC_MLMB_WCR_ATTR(attr) |
    442       1.1  kiyohara 	    MVSOC_MLMB_WCR_SIZE(MARVELL_PEXIO_SIZE));
    443       1.1  kiyohara 	write_mlmbreg(MVSOC_MLMB_WBR(window),
    444       1.1  kiyohara 	    MARVELL_PEXIO_PBASE & MVSOC_MLMB_WBR_BASE_MASK);
    445       1.1  kiyohara #ifdef PCI_NETBSD_CONFIGURE
    446       1.1  kiyohara 	if (window < nremap) {
    447       1.1  kiyohara 		write_mlmbreg(MVSOC_MLMB_WRLR(window),
    448       1.1  kiyohara 		    MARVELL_PEXIO_PBASE & MVSOC_MLMB_WRLR_REMAP_MASK);
    449       1.1  kiyohara 		write_mlmbreg(MVSOC_MLMB_WRHR(window), 0);
    450       1.1  kiyohara 	}
    451       1.1  kiyohara #endif
    452       1.1  kiyohara 
    453      1.12  kiyohara 	/* copy command line U-Boot gave us, if args is valid. */
    454      1.12  kiyohara 	if (u_boot_args[3] != 0)	/* XXXXX: need more check?? */
    455      1.12  kiyohara 		strncpy(bootargs, (char *)u_boot_args[3], sizeof(bootargs));
    456       1.4  jakllsch 
    457       1.1  kiyohara #ifdef VERBOSE_INIT_ARM
    458       1.1  kiyohara 	printf("initarm: Configuring system ...\n");
    459       1.1  kiyohara #endif
    460       1.1  kiyohara 
    461       1.1  kiyohara 	bootconfig.dramblocks = 0;
    462      1.21      matt 	paddr_t segment_end;
    463      1.21      matt 	segment_end = physmem = 0;
    464  1.21.2.1     rmind 	for ( ; cs <= cs_end; cs++) {
    465       1.1  kiyohara 		mvsoc_target(cs, &target, &attr, &base, &size);
    466       1.1  kiyohara 		if (size == 0)
    467       1.1  kiyohara 			continue;
    468       1.1  kiyohara 
    469       1.1  kiyohara 		bootconfig.dram[bootconfig.dramblocks].address = base;
    470       1.1  kiyohara 		bootconfig.dram[bootconfig.dramblocks].pages = size / PAGE_SIZE;
    471       1.1  kiyohara 
    472      1.21      matt 		if (base != segment_end)
    473       1.1  kiyohara 			panic("memory hole not support");
    474       1.1  kiyohara 
    475      1.21      matt 		segment_end += size;
    476       1.1  kiyohara 		physmem += size / PAGE_SIZE;
    477       1.1  kiyohara 
    478       1.1  kiyohara 		bootconfig.dramblocks++;
    479       1.1  kiyohara 	}
    480       1.1  kiyohara 
    481      1.21      matt 	arm32_bootmem_init(0, segment_end, (uintptr_t) KERNEL_BASE_phys);
    482      1.19      matt 	arm32_kernel_vm_init(KERNEL_VM_BASE, ARM_VECTORS_HIGH, 0,
    483      1.17      matt 	    marvell_devmap, false);
    484       1.1  kiyohara 
    485       1.1  kiyohara 	/* we've a specific device_register routine */
    486       1.1  kiyohara 	evbarm_device_register = marvell_device_register;
    487       1.1  kiyohara 
    488      1.20   msaitoh 	/* parse bootargs from U-Boot */
    489      1.20   msaitoh 	boot_args = bootargs;
    490      1.20   msaitoh 	parse_mi_bootargs(boot_args);
    491      1.20   msaitoh 
    492      1.17      matt 	return initarm_common(KERNEL_VM_BASE, KERNEL_VM_SIZE, NULL, 0);
    493       1.1  kiyohara }
    494       1.1  kiyohara 
    495       1.1  kiyohara void
    496       1.1  kiyohara consinit(void)
    497       1.1  kiyohara {
    498       1.1  kiyohara 	static int consinit_called = 0;
    499       1.1  kiyohara 
    500       1.1  kiyohara 	if (consinit_called != 0)
    501       1.1  kiyohara 		return;
    502       1.1  kiyohara 
    503       1.1  kiyohara 	consinit_called = 1;
    504       1.1  kiyohara 
    505       1.1  kiyohara #if NCOM > 0
    506       1.1  kiyohara 	{
    507       1.1  kiyohara 		extern int mvuart_cnattach(bus_space_tag_t, bus_addr_t, int,
    508       1.1  kiyohara 					   uint32_t, int);
    509       1.1  kiyohara 
    510  1.21.2.1     rmind 		if (mvuart_cnattach(&mvsoc_bs_tag,
    511  1.21.2.1     rmind 		    MARVELL_INTERREGS_PBASE + MVSOC_COM0_BASE,
    512       1.1  kiyohara 		    comcnspeed, mvTclk, comcnmode))
    513       1.1  kiyohara 			panic("can't init serial console");
    514       1.1  kiyohara 	}
    515       1.1  kiyohara #else
    516       1.1  kiyohara 	panic("serial console not configured");
    517       1.1  kiyohara #endif
    518       1.1  kiyohara }
    519       1.1  kiyohara 
    520       1.1  kiyohara 
    521       1.1  kiyohara static void
    522       1.1  kiyohara marvell_device_register(device_t dev, void *aux)
    523       1.1  kiyohara {
    524       1.1  kiyohara 	prop_dictionary_t dict = device_properties(dev);
    525       1.1  kiyohara 
    526       1.1  kiyohara #if NCOM > 0
    527       1.1  kiyohara 	if (device_is_a(dev, "com") &&
    528       1.1  kiyohara 	    device_is_a(device_parent(dev), "mvsoc"))
    529       1.1  kiyohara 		prop_dictionary_set_uint32(dict, "frequency", mvTclk);
    530       1.1  kiyohara #endif
    531  1.21.2.1     rmind 
    532      1.13  kiyohara 	if (device_is_a(dev, "gtidmac"))
    533       1.1  kiyohara 		prop_dictionary_set_uint32(dict,
    534       1.1  kiyohara 		    "dmb_speed", mvTclk * sizeof(uint32_t));	/* XXXXXX */
    535  1.21.2.1     rmind 
    536       1.1  kiyohara #if NGTPCI > 0 && defined(ORION)
    537       1.1  kiyohara 	if (device_is_a(dev, "gtpci")) {
    538       1.1  kiyohara 		extern struct bus_space
    539       1.1  kiyohara 		    orion_pci_io_bs_tag, orion_pci_mem_bs_tag;
    540       1.1  kiyohara 		extern struct arm32_pci_chipset arm32_gtpci_chipset;
    541       1.1  kiyohara 
    542       1.1  kiyohara 		prop_data_t io_bs_tag, mem_bs_tag, pc;
    543       1.1  kiyohara 		prop_array_t int2gpp;
    544       1.1  kiyohara 		prop_number_t gpp;
    545       1.1  kiyohara 		uint64_t start, end;
    546       1.1  kiyohara 		int i, j;
    547       1.1  kiyohara 		static struct {
    548       1.1  kiyohara 			const char *boardtype;
    549       1.1  kiyohara 			int pin[PCI_INTERRUPT_PIN_MAX];
    550       1.1  kiyohara 		} hints[] = {
    551       1.1  kiyohara 			{ "kuronas_x4",
    552       1.1  kiyohara 			    { 11, PCI_INTERRUPT_PIN_NONE } },
    553       1.1  kiyohara 
    554       1.1  kiyohara 			{ NULL,
    555       1.1  kiyohara 			    { PCI_INTERRUPT_PIN_NONE } },
    556       1.1  kiyohara 		};
    557       1.1  kiyohara 
    558       1.1  kiyohara 		arm32_gtpci_chipset.pc_conf_v = device_private(dev);
    559       1.1  kiyohara 		arm32_gtpci_chipset.pc_intr_v = device_private(dev);
    560       1.1  kiyohara 
    561       1.1  kiyohara 		io_bs_tag = prop_data_create_data_nocopy(
    562       1.1  kiyohara 		    &orion_pci_io_bs_tag, sizeof(struct bus_space));
    563       1.1  kiyohara 		KASSERT(io_bs_tag != NULL);
    564       1.1  kiyohara 		prop_dictionary_set(dict, "io-bus-tag", io_bs_tag);
    565       1.1  kiyohara 		prop_object_release(io_bs_tag);
    566       1.1  kiyohara 		mem_bs_tag = prop_data_create_data_nocopy(
    567       1.1  kiyohara 		    &orion_pci_mem_bs_tag, sizeof(struct bus_space));
    568       1.1  kiyohara 		KASSERT(mem_bs_tag != NULL);
    569       1.1  kiyohara 		prop_dictionary_set(dict, "mem-bus-tag", mem_bs_tag);
    570       1.1  kiyohara 		prop_object_release(mem_bs_tag);
    571       1.1  kiyohara 
    572       1.1  kiyohara 		pc = prop_data_create_data_nocopy(&arm32_gtpci_chipset,
    573       1.1  kiyohara 		    sizeof(struct arm32_pci_chipset));
    574       1.1  kiyohara 		KASSERT(pc != NULL);
    575       1.1  kiyohara 		prop_dictionary_set(dict, "pci-chipset", pc);
    576       1.1  kiyohara 		prop_object_release(pc);
    577       1.1  kiyohara 
    578       1.1  kiyohara 		marvell_startend_by_tag(ORION_TAG_PCI_IO, &start, &end);
    579       1.1  kiyohara 		prop_dictionary_set_uint64(dict, "iostart", start);
    580       1.1  kiyohara 		prop_dictionary_set_uint64(dict, "ioend", end);
    581       1.1  kiyohara 		marvell_startend_by_tag(ORION_TAG_PCI_MEM, &start, &end);
    582       1.1  kiyohara 		prop_dictionary_set_uint64(dict, "memstart", start);
    583       1.1  kiyohara 		prop_dictionary_set_uint64(dict, "memend", end);
    584       1.1  kiyohara 		prop_dictionary_set_uint32(dict,
    585       1.1  kiyohara 		    "cache-line-size", arm_dcache_align);
    586       1.1  kiyohara 
    587       1.1  kiyohara 		/* Setup the hint for interrupt-pin. */
    588       1.1  kiyohara #define BDSTR(s)		_BDSTR(s)
    589       1.1  kiyohara #define _BDSTR(s)		#s
    590       1.1  kiyohara #define THIS_BOARD(str)		(strcmp(str, BDSTR(EVBARM_BOARDTYPE)) == 0)
    591       1.1  kiyohara 		for (i = 0; hints[i].boardtype != NULL; i++)
    592       1.1  kiyohara 			if (THIS_BOARD(hints[i].boardtype))
    593       1.1  kiyohara 				break;
    594       1.1  kiyohara 		if (hints[i].boardtype == NULL)
    595       1.1  kiyohara 			return;
    596       1.1  kiyohara 
    597       1.1  kiyohara 		int2gpp =
    598       1.1  kiyohara 		    prop_array_create_with_capacity(PCI_INTERRUPT_PIN_MAX + 1);
    599       1.1  kiyohara 
    600       1.1  kiyohara 		/* first set dummy */
    601       1.1  kiyohara 		gpp = prop_number_create_integer(0);
    602       1.1  kiyohara 		prop_array_add(int2gpp, gpp);
    603       1.1  kiyohara 		prop_object_release(gpp);
    604       1.1  kiyohara 
    605       1.1  kiyohara 		for (j = 0; hints[i].pin[j] != PCI_INTERRUPT_PIN_NONE; j++) {
    606       1.1  kiyohara 			gpp = prop_number_create_integer(hints[i].pin[j]);
    607       1.1  kiyohara 			prop_array_add(int2gpp, gpp);
    608       1.1  kiyohara 			prop_object_release(gpp);
    609       1.1  kiyohara 		}
    610       1.1  kiyohara 		prop_dictionary_set(dict, "int2gpp", int2gpp);
    611       1.1  kiyohara 	}
    612       1.1  kiyohara #endif	/* NGTPCI > 0 && defined(ORION) */
    613  1.21.2.1     rmind 
    614       1.1  kiyohara #if NMVPEX > 0
    615       1.1  kiyohara 	if (device_is_a(dev, "mvpex")) {
    616       1.1  kiyohara #ifdef ORION
    617       1.1  kiyohara 		extern struct bus_space
    618       1.1  kiyohara 		    orion_pex0_io_bs_tag, orion_pex0_mem_bs_tag,
    619       1.1  kiyohara 		    orion_pex1_io_bs_tag, orion_pex1_mem_bs_tag;
    620       1.1  kiyohara #endif
    621       1.1  kiyohara #ifdef KIRKWOOD
    622       1.1  kiyohara 		extern struct bus_space
    623       1.9  kiyohara 		    kirkwood_pex_io_bs_tag, kirkwood_pex_mem_bs_tag,
    624       1.9  kiyohara 		    kirkwood_pex1_io_bs_tag, kirkwood_pex1_mem_bs_tag;
    625       1.1  kiyohara #endif
    626  1.21.2.1     rmind #ifdef ARMADAXP
    627  1.21.2.1     rmind 		extern struct bus_space
    628  1.21.2.1     rmind 		    armadaxp_pex00_io_bs_tag, armadaxp_pex00_mem_bs_tag,
    629  1.21.2.1     rmind 		    armadaxp_pex01_io_bs_tag, armadaxp_pex01_mem_bs_tag,
    630  1.21.2.1     rmind 		    armadaxp_pex02_io_bs_tag, armadaxp_pex02_mem_bs_tag,
    631  1.21.2.1     rmind 		    armadaxp_pex03_io_bs_tag, armadaxp_pex03_mem_bs_tag,
    632  1.21.2.1     rmind 		    armadaxp_pex2_io_bs_tag, armadaxp_pex2_mem_bs_tag,
    633  1.21.2.1     rmind 		    armadaxp_pex3_io_bs_tag, armadaxp_pex3_mem_bs_tag;
    634  1.21.2.1     rmind 		int i;
    635  1.21.2.1     rmind #endif
    636  1.21.2.1     rmind 		extern struct arm32_pci_chipset
    637  1.21.2.1     rmind 		    arm32_mvpex0_chipset, arm32_mvpex1_chipset;
    638       1.1  kiyohara 
    639       1.1  kiyohara 		struct marvell_attach_args *mva = aux;
    640       1.1  kiyohara 		struct bus_space *mvpex_io_bs_tag, *mvpex_mem_bs_tag;
    641       1.1  kiyohara 		struct arm32_pci_chipset *arm32_mvpex_chipset;
    642       1.1  kiyohara 		prop_data_t io_bs_tag, mem_bs_tag, pc;
    643       1.1  kiyohara 		uint64_t start, end;
    644       1.1  kiyohara 		int iotag, memtag;
    645       1.1  kiyohara 
    646       1.1  kiyohara 		switch (mvsoc_model()) {
    647       1.1  kiyohara #ifdef ORION
    648       1.1  kiyohara 		case MARVELL_ORION_1_88F5180N:
    649       1.1  kiyohara 		case MARVELL_ORION_1_88F5181:
    650       1.1  kiyohara 		case MARVELL_ORION_1_88F5182:
    651       1.1  kiyohara 		case MARVELL_ORION_1_88W8660:
    652       1.1  kiyohara 		case MARVELL_ORION_2_88F5281:
    653       1.1  kiyohara 			if (mva->mva_offset == MVSOC_PEX_BASE) {
    654       1.1  kiyohara 				mvpex_io_bs_tag = &orion_pex0_io_bs_tag;
    655       1.1  kiyohara 				mvpex_mem_bs_tag = &orion_pex0_mem_bs_tag;
    656       1.1  kiyohara 				arm32_mvpex_chipset = &arm32_mvpex0_chipset;
    657       1.1  kiyohara 				iotag = ORION_TAG_PEX0_IO;
    658       1.1  kiyohara 				memtag = ORION_TAG_PEX0_MEM;
    659       1.1  kiyohara 			} else {
    660       1.1  kiyohara 				mvpex_io_bs_tag = &orion_pex1_io_bs_tag;
    661       1.1  kiyohara 				mvpex_mem_bs_tag = &orion_pex1_mem_bs_tag;
    662       1.1  kiyohara 				arm32_mvpex_chipset = &arm32_mvpex1_chipset;
    663       1.1  kiyohara 				iotag = ORION_TAG_PEX1_IO;
    664       1.1  kiyohara 				memtag = ORION_TAG_PEX1_MEM;
    665       1.1  kiyohara 			}
    666       1.1  kiyohara 			break;
    667       1.1  kiyohara #endif
    668       1.1  kiyohara 
    669       1.1  kiyohara #ifdef KIRKWOOD
    670       1.9  kiyohara 		case MARVELL_KIRKWOOD_88F6282:
    671       1.9  kiyohara 			if (mva->mva_offset != MVSOC_PEX_BASE) {
    672       1.9  kiyohara 				mvpex_io_bs_tag = &kirkwood_pex1_io_bs_tag;
    673       1.9  kiyohara 				mvpex_mem_bs_tag = &kirkwood_pex1_mem_bs_tag;
    674       1.9  kiyohara 				arm32_mvpex_chipset = &arm32_mvpex1_chipset;
    675       1.9  kiyohara 				iotag = KIRKWOOD_TAG_PEX1_IO;
    676       1.9  kiyohara 				memtag = KIRKWOOD_TAG_PEX1_MEM;
    677       1.9  kiyohara 				break;
    678       1.9  kiyohara 			}
    679       1.9  kiyohara 
    680       1.9  kiyohara 			/* FALLTHROUGH */
    681       1.9  kiyohara 
    682       1.1  kiyohara 		case MARVELL_KIRKWOOD_88F6180:
    683       1.1  kiyohara 		case MARVELL_KIRKWOOD_88F6192:
    684       1.1  kiyohara 		case MARVELL_KIRKWOOD_88F6281:
    685       1.1  kiyohara 			mvpex_io_bs_tag = &kirkwood_pex_io_bs_tag;
    686       1.1  kiyohara 			mvpex_mem_bs_tag = &kirkwood_pex_mem_bs_tag;
    687       1.1  kiyohara 			arm32_mvpex_chipset = &arm32_mvpex0_chipset;
    688       1.1  kiyohara 			iotag = KIRKWOOD_TAG_PEX_IO;
    689       1.1  kiyohara 			memtag = KIRKWOOD_TAG_PEX_MEM;
    690       1.1  kiyohara 			break;
    691       1.1  kiyohara #endif
    692       1.1  kiyohara 
    693  1.21.2.1     rmind #ifdef ARMADAXP
    694  1.21.2.1     rmind 		case MARVELL_ARMADAXP_MV78130:
    695  1.21.2.1     rmind 		case MARVELL_ARMADAXP_MV78160:
    696  1.21.2.1     rmind 		case MARVELL_ARMADAXP_MV78230:
    697  1.21.2.1     rmind 		case MARVELL_ARMADAXP_MV78260:
    698  1.21.2.1     rmind 		case MARVELL_ARMADAXP_MV78460:
    699  1.21.2.1     rmind 
    700  1.21.2.1     rmind 		case MARVELL_ARMADA370_MV6707:
    701  1.21.2.1     rmind 		case MARVELL_ARMADA370_MV6710:
    702  1.21.2.1     rmind 		case MARVELL_ARMADA370_MV6W11:
    703  1.21.2.1     rmind 		  {
    704  1.21.2.1     rmind 			extern struct arm32_pci_chipset
    705  1.21.2.1     rmind 			    arm32_mvpex2_chipset, arm32_mvpex3_chipset,
    706  1.21.2.1     rmind 			    arm32_mvpex4_chipset, arm32_mvpex5_chipset;
    707  1.21.2.1     rmind 			const struct {
    708  1.21.2.1     rmind 				bus_size_t offset;
    709  1.21.2.1     rmind 				struct bus_space *io_bs_tag;
    710  1.21.2.1     rmind 				struct bus_space *mem_bs_tag;
    711  1.21.2.1     rmind 				struct arm32_pci_chipset *chipset;
    712  1.21.2.1     rmind 				int iotag;
    713  1.21.2.1     rmind 				int memtag;
    714  1.21.2.1     rmind 			} mvpex_tags[] = {
    715  1.21.2.1     rmind 				{	MVSOC_PEX_BASE,
    716  1.21.2.1     rmind 					&armadaxp_pex00_io_bs_tag,
    717  1.21.2.1     rmind 					&armadaxp_pex00_mem_bs_tag,
    718  1.21.2.1     rmind 					&arm32_mvpex0_chipset,
    719  1.21.2.1     rmind 					ARMADAXP_TAG_PEX00_IO,
    720  1.21.2.1     rmind 					ARMADAXP_TAG_PEX00_MEM },
    721  1.21.2.1     rmind 
    722  1.21.2.1     rmind 				{	ARMADAXP_PEX01_BASE,
    723  1.21.2.1     rmind 					&armadaxp_pex01_io_bs_tag,
    724  1.21.2.1     rmind 					&armadaxp_pex01_mem_bs_tag,
    725  1.21.2.1     rmind 					&arm32_mvpex1_chipset,
    726  1.21.2.1     rmind 					ARMADAXP_TAG_PEX01_IO,
    727  1.21.2.1     rmind 					ARMADAXP_TAG_PEX01_MEM	},
    728  1.21.2.1     rmind 
    729  1.21.2.1     rmind 				{	ARMADAXP_PEX02_BASE,
    730  1.21.2.1     rmind 					&armadaxp_pex02_io_bs_tag,
    731  1.21.2.1     rmind 					&armadaxp_pex02_mem_bs_tag,
    732  1.21.2.1     rmind 					&arm32_mvpex2_chipset,
    733  1.21.2.1     rmind 					ARMADAXP_TAG_PEX02_IO,
    734  1.21.2.1     rmind 					ARMADAXP_TAG_PEX02_MEM	},
    735  1.21.2.1     rmind 
    736  1.21.2.1     rmind 				{	ARMADAXP_PEX03_BASE,
    737  1.21.2.1     rmind 					&armadaxp_pex03_io_bs_tag,
    738  1.21.2.1     rmind 					&armadaxp_pex03_mem_bs_tag,
    739  1.21.2.1     rmind 					&arm32_mvpex3_chipset,
    740  1.21.2.1     rmind 					ARMADAXP_TAG_PEX03_IO,
    741  1.21.2.1     rmind 					ARMADAXP_TAG_PEX03_MEM	},
    742  1.21.2.1     rmind 
    743  1.21.2.1     rmind 				{	ARMADAXP_PEX2_BASE,
    744  1.21.2.1     rmind 					&armadaxp_pex2_io_bs_tag,
    745  1.21.2.1     rmind 					&armadaxp_pex2_mem_bs_tag,
    746  1.21.2.1     rmind 					&arm32_mvpex4_chipset,
    747  1.21.2.1     rmind 					ARMADAXP_TAG_PEX2_IO,
    748  1.21.2.1     rmind 					ARMADAXP_TAG_PEX2_MEM	},
    749  1.21.2.1     rmind 
    750  1.21.2.1     rmind 				{	ARMADAXP_PEX3_BASE,
    751  1.21.2.1     rmind 					&armadaxp_pex3_io_bs_tag,
    752  1.21.2.1     rmind 					&armadaxp_pex3_mem_bs_tag,
    753  1.21.2.1     rmind 					&arm32_mvpex5_chipset,
    754  1.21.2.1     rmind 					ARMADAXP_TAG_PEX3_IO,
    755  1.21.2.1     rmind 					ARMADAXP_TAG_PEX3_MEM	},
    756  1.21.2.1     rmind 
    757  1.21.2.1     rmind 				{ 0, 0, 0, 0, 0 },
    758  1.21.2.1     rmind 			};
    759  1.21.2.1     rmind 
    760  1.21.2.1     rmind 			for (i = 0; mvpex_tags[i].offset != 0; i++) {
    761  1.21.2.1     rmind 				if (mva->mva_offset != mvpex_tags[i].offset)
    762  1.21.2.1     rmind 					continue;
    763  1.21.2.1     rmind 				break;
    764  1.21.2.1     rmind 			}
    765  1.21.2.1     rmind 			if (mvpex_tags[i].offset == 0)
    766  1.21.2.1     rmind 				return;
    767  1.21.2.1     rmind 			mvpex_io_bs_tag = mvpex_tags[i].io_bs_tag;
    768  1.21.2.1     rmind 			mvpex_mem_bs_tag = mvpex_tags[i].mem_bs_tag;
    769  1.21.2.1     rmind 			arm32_mvpex_chipset = mvpex_tags[i].chipset;
    770  1.21.2.1     rmind 			iotag = mvpex_tags[i].iotag;
    771  1.21.2.1     rmind 			memtag = mvpex_tags[i].memtag;
    772  1.21.2.1     rmind 			break;
    773  1.21.2.1     rmind 		  }
    774  1.21.2.1     rmind #endif
    775  1.21.2.1     rmind 
    776       1.1  kiyohara 		default:
    777       1.1  kiyohara 			return;
    778       1.1  kiyohara 		}
    779       1.1  kiyohara 
    780       1.1  kiyohara 		arm32_mvpex_chipset->pc_conf_v = device_private(dev);
    781       1.1  kiyohara 		arm32_mvpex_chipset->pc_intr_v = device_private(dev);
    782       1.1  kiyohara 
    783       1.1  kiyohara 		io_bs_tag = prop_data_create_data_nocopy(
    784       1.1  kiyohara 		    mvpex_io_bs_tag, sizeof(struct bus_space));
    785       1.1  kiyohara 		KASSERT(io_bs_tag != NULL);
    786       1.1  kiyohara 		prop_dictionary_set(dict, "io-bus-tag", io_bs_tag);
    787       1.1  kiyohara 		prop_object_release(io_bs_tag);
    788       1.1  kiyohara 		mem_bs_tag = prop_data_create_data_nocopy(
    789       1.1  kiyohara 		    mvpex_mem_bs_tag, sizeof(struct bus_space));
    790       1.1  kiyohara 		KASSERT(mem_bs_tag != NULL);
    791       1.1  kiyohara 		prop_dictionary_set(dict, "mem-bus-tag", mem_bs_tag);
    792       1.1  kiyohara 		prop_object_release(mem_bs_tag);
    793       1.1  kiyohara 
    794       1.1  kiyohara 		pc = prop_data_create_data_nocopy(arm32_mvpex_chipset,
    795       1.1  kiyohara 		    sizeof(struct arm32_pci_chipset));
    796       1.1  kiyohara 		KASSERT(pc != NULL);
    797       1.1  kiyohara 		prop_dictionary_set(dict, "pci-chipset", pc);
    798       1.1  kiyohara 		prop_object_release(pc);
    799       1.1  kiyohara 
    800       1.1  kiyohara 		marvell_startend_by_tag(iotag, &start, &end);
    801       1.1  kiyohara 		prop_dictionary_set_uint64(dict, "iostart", start);
    802       1.1  kiyohara 		prop_dictionary_set_uint64(dict, "ioend", end);
    803       1.1  kiyohara 		marvell_startend_by_tag(memtag, &start, &end);
    804       1.1  kiyohara 		prop_dictionary_set_uint64(dict, "memstart", start);
    805       1.1  kiyohara 		prop_dictionary_set_uint64(dict, "memend", end);
    806       1.1  kiyohara 		prop_dictionary_set_uint32(dict,
    807       1.1  kiyohara 		    "cache-line-size", arm_dcache_align);
    808       1.1  kiyohara 	}
    809       1.1  kiyohara #endif
    810       1.1  kiyohara }
    811       1.1  kiyohara 
    812       1.1  kiyohara #if NGTPCI > 0 || NMVPEX > 0
    813       1.1  kiyohara static void
    814       1.1  kiyohara marvell_startend_by_tag(int tag, uint64_t *start, uint64_t *end)
    815       1.1  kiyohara {
    816       1.1  kiyohara 	uint32_t base, size;
    817       1.1  kiyohara 	int win;
    818       1.1  kiyohara 
    819       1.1  kiyohara 	win = mvsoc_target(tag, NULL, NULL, &base, &size);
    820       1.1  kiyohara 	if (size != 0) {
    821       1.1  kiyohara 		if (win < nremap)
    822       1.1  kiyohara 			*start = read_mlmbreg(MVSOC_MLMB_WRLR(win)) |
    823       1.1  kiyohara 			    ((read_mlmbreg(MVSOC_MLMB_WRHR(win)) << 16) << 16);
    824       1.1  kiyohara 		else
    825       1.1  kiyohara 			*start = base;
    826       1.1  kiyohara 		*end = *start + size - 1;
    827       1.1  kiyohara 	}
    828       1.1  kiyohara }
    829       1.1  kiyohara #endif
    830