smdk2800_start.S revision 1.8
11.8Smatt/*	$NetBSD: smdk2800_start.S,v 1.8 2011/01/31 06:28:05 matt Exp $ */
21.1Sbsh
31.1Sbsh/*
41.5Sbsh * Copyright (c) 2002, 2005 Fujitsu Component Limited
51.5Sbsh * Copyright (c) 2002, 2005 Genetec Corporation
61.1Sbsh * All rights reserved.
71.1Sbsh *
81.1Sbsh * Redistribution and use in source and binary forms, with or without
91.1Sbsh * modification, are permitted provided that the following conditions
101.1Sbsh * are met:
111.1Sbsh * 1. Redistributions of source code must retain the above copyright
121.1Sbsh *    notice, this list of conditions and the following disclaimer.
131.1Sbsh * 2. Redistributions in binary form must reproduce the above copyright
141.1Sbsh *    notice, this list of conditions and the following disclaimer in the
151.1Sbsh *    documentation and/or other materials provided with the distribution.
161.1Sbsh * 3. Neither the name of The Fujitsu Component Limited nor the name of
171.1Sbsh *    Genetec corporation may not be used to endorse or promote products
181.1Sbsh *    derived from this software without specific prior written permission.
191.1Sbsh *
201.1Sbsh * THIS SOFTWARE IS PROVIDED BY FUJITSU COMPONENT LIMITED AND GENETEC
211.1Sbsh * CORPORATION ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
221.1Sbsh * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
231.1Sbsh * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
241.1Sbsh * DISCLAIMED.  IN NO EVENT SHALL FUJITSU COMPONENT LIMITED OR GENETEC
251.1Sbsh * CORPORATION BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
261.1Sbsh * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
271.1Sbsh * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
281.1Sbsh * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
291.1Sbsh * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
301.1Sbsh * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
311.1Sbsh * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
321.1Sbsh * SUCH DAMAGE.
331.1Sbsh */
341.1Sbsh
351.1Sbsh#include <machine/asm.h>
361.1Sbsh#include <arm/armreg.h>
371.8Smatt#include "assym.h"
381.1Sbsh
391.2Sbsh#include <arm/s3c2xx0/s3c2800reg.h>	/* for S3C2800_DBANK0_START */
401.2Sbsh
411.5Sbsh#include <evbarm/smdk2xx0/smdk2800var.h>
421.5Sbsh
431.8SmattRCSID("$NetBSD: smdk2800_start.S,v 1.8 2011/01/31 06:28:05 matt Exp $")
441.8Smatt
451.1Sbsh/*
461.1Sbsh * Kernel start routine for Samsung SMDK2800.
471.1Sbsh * This code is excuted at the very first after the kernel is loaded
481.1Sbsh * by boot program on ROM or gzboot.
491.1Sbsh */
501.1Sbsh	.text
511.1Sbsh
521.2Sbsh#define KERNEL_TEXT_ADDR	(SDRAM_START+0x00200000)
531.2Sbsh
541.1Sbsh	.global	_C_LABEL(smdk2800_start)
551.1Sbsh_C_LABEL(smdk2800_start):
561.2Sbsh	/* Are we running on right place ? */
571.2Sbsh	adr r0, _C_LABEL(smdk2800_start)
581.2Sbsh	cmp	r0, #KERNEL_TEXT_ADDR
591.2Sbsh	beq	smdk2800_start_ram
601.1Sbsh
611.1Sbsh	/* move me to RAM
621.1Sbsh	 * XXX: we can use memcpy if it is PIC
631.1Sbsh	 */
641.1Sbsh	ldr r1, Lcopy_size
651.1Sbsh	adr r0, _C_LABEL(smdk2800_start)
661.1Sbsh	add r1, r1, #3
671.1Sbsh	mov r1, r1, LSR #2
681.2Sbsh	mov r2, #KERNEL_TEXT_ADDR
691.1Sbsh	mov r4, r2
701.1Sbsh
711.1Sbsh	cmp r0, r2
721.1Sbsh	bhs 5f
731.1Sbsh
741.1Sbsh	/* src < dest. copy from top */
751.1Sbsh	add r0,r0,r1,LSL #2
761.1Sbsh	add r2,r2,r1,LSL #2
771.1Sbsh
781.1Sbsh3:	ldr r3,[r0,#-4]!
791.1Sbsh	str r3,[r2,#-4]!
801.1Sbsh	subs r1,r1,#1
811.1Sbsh	bhi 3b
821.1Sbsh	b 7f
831.1Sbsh
841.1Sbsh	/* src >= dest. copy from bottom */
851.1Sbsh5:	ldr r3,[r0],#4
861.1Sbsh	str r3,[r2],#4
871.1Sbsh	subs r1,r1,#1
881.1Sbsh	bhi 5b
891.1Sbsh
901.1Sbsh7:
911.1Sbsh	/* Jump to RAM */
921.1Sbsh	ldr r0, Lstart_off
931.1Sbsh	add pc, r4, r0
941.1Sbsh
951.1SbshLcopy_size:	.word _edata-_C_LABEL(smdk2800_start)
961.1SbshLstart_off:	.word smdk2800_start_ram-_C_LABEL(smdk2800_start)
971.1Sbsh
981.1Sbshsmdk2800_start_ram:
991.1Sbsh	/*
1001.1Sbsh	 *  Kernel is loaded in SDRAM (0x08200000..), and is expected to run
1011.1Sbsh	 *  in VA 0xc0200000..
1021.1Sbsh	 */
1031.1Sbsh
1041.1Sbsh	/* Disable MMU for a while */
1051.1Sbsh	mrc	p15, 0, r2, c1, c0, 0
1061.1Sbsh	bic	r2, r2, #CPU_CONTROL_MMU_ENABLE
1071.1Sbsh	mcr	p15, 0, r2, c1, c0, 0
1081.1Sbsh
1091.1Sbsh	nop
1101.1Sbsh	nop
1111.1Sbsh	nop
1121.1Sbsh
1131.2Sbsh	mov	r0,#SDRAM_START      /* pagetable */
1141.2Sbsh	adr	r4, mmu_init_table
1151.2Sbsh	b	2f
1161.1Sbsh1:
1171.2Sbsh	str	r3, [r0, r2]
1181.1Sbsh	add	r2, r2, #4
1191.2Sbsh	add	r3, r3, #(L1_S_SIZE)
1201.2Sbsh	adds	r1, r1, #-1
1211.2Sbsh	bhi	1b
1221.2Sbsh2:
1231.2Sbsh	ldmia	r4!, {r1,r2,r3}   /* # of sections, PA|attr, VA */
1241.2Sbsh	cmp	r1, #0
1251.2Sbsh	bne	1b
1261.1Sbsh
1271.1Sbsh	mcr	p15, 0, r0, c2, c0, 0	/* Set TTB */
1281.1Sbsh	mcr	p15, 0, r0, c8, c7, 0	/* Flush TLB */
1291.1Sbsh
1301.1Sbsh	/* Set the Domain Access register.  Very important! */
1311.4Sbsh	mov	r0, #((DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2)) | DOMAIN_CLIENT)
1321.1Sbsh	mcr	p15, 0, r0, c3, c0, 0
1331.1Sbsh
1341.1Sbsh	/* Enable MMU */
1351.1Sbsh	mrc	p15, 0, r0, c1, c0, 0
1361.1Sbsh	orr	r0, r0, #CPU_CONTROL_MMU_ENABLE
1371.1Sbsh	mcr	p15, 0, r0, c1, c0, 0
1381.1Sbsh
1391.1Sbsh	nop
1401.1Sbsh	nop
1411.1Sbsh	nop
1421.1Sbsh
1431.1Sbsh	/* Jump to kernel code in TRUE VA */
1441.1Sbsh	adr	r0, Lstart
1451.1Sbsh	ldr	pc, [r0]
1461.1Sbsh
1471.1SbshLstart:
1481.1Sbsh	.word	start
1491.2Sbsh
1501.2Sbsh#define MMU_INIT(va,pa,n_sec,attr) \
1511.2Sbsh	.word	n_sec					    ; \
1521.2Sbsh	.word	4*((va)>>L1_S_SHIFT)			    ; \
1531.2Sbsh	.word	(pa)|(attr)				    ;
1541.2Sbsh
1551.2Sbshmmu_init_table:
1561.2Sbsh	/* fill all table VA==PA */
1571.8Smatt	MMU_INIT(0x00000000, 0x00000000, 1<<(32-L1_S_SHIFT), L1_TYPE_S|L1_S_AP_KRW)
1581.2Sbsh	/* map SDRAM VA==PA, WT cacheable */
1591.8Smatt	MMU_INIT(SDRAM_START, SDRAM_START, 64, L1_TYPE_S|L1_S_C|L1_S_AP_KRW)
1601.2Sbsh	/* map VA 0xc0000000..0xc3ffffff to PA 0x08000000..0x0bffffff */
1611.8Smatt	MMU_INIT(0xc0000000, SDRAM_START, 64, L1_TYPE_S|L1_S_C|L1_S_AP_KRW)
1621.2Sbsh
1631.6Sbsh	/* Map all built-in peripheral registers at 0xfd000000 */
1641.8Smatt	MMU_INIT(SMDK2800_IO_AREA_VBASE, S3C2800_PERIPHERALS, 2, L1_TYPE_S|L1_S_AP_KRW)
1651.2Sbsh	.word 0	/* end of table */
1661.2Sbsh
167