intr.h revision 1.1
11.1Ssimonb/* $NetBSD: intr.h,v 1.1 2002/03/07 14:44:00 simonb Exp $ */ 21.1Ssimonb 31.1Ssimonb/*- 41.1Ssimonb * Copyright (c) 2000, 2001 The NetBSD Foundation, Inc. 51.1Ssimonb * All rights reserved. 61.1Ssimonb * 71.1Ssimonb * This code is derived from software contributed to The NetBSD Foundation 81.1Ssimonb * by Jason R. Thorpe. 91.1Ssimonb * 101.1Ssimonb * Redistribution and use in source and binary forms, with or without 111.1Ssimonb * modification, are permitted provided that the following conditions 121.1Ssimonb * are met: 131.1Ssimonb * 1. Redistributions of source code must retain the above copyright 141.1Ssimonb * notice, this list of conditions and the following disclaimer. 151.1Ssimonb * 2. Redistributions in binary form must reproduce the above copyright 161.1Ssimonb * notice, this list of conditions and the following disclaimer in the 171.1Ssimonb * documentation and/or other materials provided with the distribution. 181.1Ssimonb * 3. All advertising materials mentioning features or use of this software 191.1Ssimonb * must display the following acknowledgement: 201.1Ssimonb * This product includes software developed by the NetBSD 211.1Ssimonb * Foundation, Inc. and its contributors. 221.1Ssimonb * 4. Neither the name of The NetBSD Foundation nor the names of its 231.1Ssimonb * contributors may be used to endorse or promote products derived 241.1Ssimonb * from this software without specific prior written permission. 251.1Ssimonb * 261.1Ssimonb * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 271.1Ssimonb * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 281.1Ssimonb * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 291.1Ssimonb * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 301.1Ssimonb * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 311.1Ssimonb * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 321.1Ssimonb * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 331.1Ssimonb * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 341.1Ssimonb * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 351.1Ssimonb * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 361.1Ssimonb * POSSIBILITY OF SUCH DAMAGE. 371.1Ssimonb */ 381.1Ssimonb 391.1Ssimonb#ifndef _EVBMIPS_INTR_H_ 401.1Ssimonb#define _EVBMIPS_INTR_H_ 411.1Ssimonb 421.1Ssimonb#include <sys/device.h> 431.1Ssimonb#include <sys/lock.h> 441.1Ssimonb#include <sys/queue.h> 451.1Ssimonb 461.1Ssimonb#define IPL_NONE 0 /* disable only this interrupt */ 471.1Ssimonb 481.1Ssimonb#define IPL_SOFT 1 /* generic software interrupts (SI 0) */ 491.1Ssimonb#define IPL_SOFTCLOCK 2 /* clock software interrupts (SI 0) */ 501.1Ssimonb#define IPL_SOFTNET 3 /* network software interrupts (SI 1) */ 511.1Ssimonb#define IPL_SOFTSERIAL 4 /* serial software interrupts (SI 1) */ 521.1Ssimonb 531.1Ssimonb#define IPL_BIO 5 /* disable block I/O interrupts */ 541.1Ssimonb#define IPL_NET 6 /* disable network interrupts */ 551.1Ssimonb#define IPL_TTY 7 /* disable terminal interrupts */ 561.1Ssimonb#define IPL_SERIAL 7 /* disable serial interrupts */ 571.1Ssimonb#define IPL_CLOCK 8 /* disable clock interrupts */ 581.1Ssimonb#define IPL_HIGH 8 /* disable all interrupts */ 591.1Ssimonb 601.1Ssimonb#define _IPL_NSOFT 4 611.1Ssimonb#define _IPL_N 9 621.1Ssimonb 631.1Ssimonb#define _IPL_SI0_FIRST IPL_SOFT 641.1Ssimonb#define _IPL_SI0_LAST IPL_SOFTCLOCK 651.1Ssimonb 661.1Ssimonb#define _IPL_SI1_FIRST IPL_SOFTNET 671.1Ssimonb#define _IPL_SI1_LAST IPL_SOFTSERIAL 681.1Ssimonb 691.1Ssimonb#define IPL_SOFTNAMES { \ 701.1Ssimonb "misc", \ 711.1Ssimonb "clock", \ 721.1Ssimonb "net", \ 731.1Ssimonb "serial", \ 741.1Ssimonb} 751.1Ssimonb 761.1Ssimonb#define IST_UNUSABLE -1 /* interrupt cannot be used */ 771.1Ssimonb#define IST_NONE 0 /* none (dummy) */ 781.1Ssimonb#define IST_PULSE 1 /* pulsed */ 791.1Ssimonb#define IST_EDGE 2 /* edge-triggered */ 801.1Ssimonb#define IST_LEVEL 3 /* level-triggered */ 811.1Ssimonb 821.1Ssimonb#ifdef _KERNEL 831.1Ssimonb 841.1Ssimonbextern const u_int32_t ipl_sr_bits[_IPL_N]; 851.1Ssimonbextern const u_int32_t ipl_si_to_sr[_IPL_NSOFT]; 861.1Ssimonb 871.1Ssimonbextern int _splraise(int); 881.1Ssimonbextern int _spllower(int); 891.1Ssimonbextern int _splset(int); 901.1Ssimonbextern int _splget(int); 911.1Ssimonbextern int _splnone(int); 921.1Ssimonbextern int _setsoftintr(int); 931.1Ssimonbextern int _clrsoftintr(int); 941.1Ssimonb 951.1Ssimonb#define splhigh() _splraise(ipl_sr_bits[IPL_HIGH]) 961.1Ssimonb#define spl0() (void) _spllower(0) 971.1Ssimonb#define splx(s) (void) _splset(s) 981.1Ssimonb#define splbio() _splraise(ipl_sr_bits[IPL_BIO]) 991.1Ssimonb#define splnet() _splraise(ipl_sr_bits[IPL_NET]) 1001.1Ssimonb#define spltty() _splraise(ipl_sr_bits[IPL_TTY]) 1011.1Ssimonb#define splserial() _splraise(ipl_sr_bits[IPL_SERIAL]) 1021.1Ssimonb#define splvm() spltty() 1031.1Ssimonb#define splclock() _splraise(ipl_sr_bits[IPL_CLOCK]) 1041.1Ssimonb#define splstatclock() splclock() 1051.1Ssimonb 1061.1Ssimonb#define splsched() splclock() 1071.1Ssimonb#define spllock() splhigh() 1081.1Ssimonb#define spllpt() spltty() 1091.1Ssimonb 1101.1Ssimonb#define splsoft() _splraise(ipl_sr_bits[IPL_SOFT]) 1111.1Ssimonb#define splsoftclock() _splraise(ipl_sr_bits[IPL_SOFTCLOCK]) 1121.1Ssimonb#define splsoftnet() _splraise(ipl_sr_bits[IPL_SOFTNET]) 1131.1Ssimonb#define splsoftserial() _splraise(ipl_sr_bits[IPL_SOFTSERIAL]) 1141.1Ssimonb 1151.1Ssimonb#define spllowersoftclock() _spllower(ipl_sr_bits[IPL_SOFTCLOCK]) 1161.1Ssimonb 1171.1Ssimonbstruct evbmips_intrhand { 1181.1Ssimonb LIST_ENTRY(evbmips_intrhand) ih_q; 1191.1Ssimonb int (*ih_func)(void *); 1201.1Ssimonb void *ih_arg; 1211.1Ssimonb int ih_irq; 1221.1Ssimonb}; 1231.1Ssimonb 1241.1Ssimonb#define setsoft(x) \ 1251.1Ssimonbdo { \ 1261.1Ssimonb _setsoftintr(ipl_si_to_sr[(x) - IPL_SOFT]); \ 1271.1Ssimonb} while (0) 1281.1Ssimonb 1291.1Ssimonbstruct evbmips_soft_intrhand { 1301.1Ssimonb TAILQ_ENTRY(evbmips_soft_intrhand) 1311.1Ssimonb sih_q; 1321.1Ssimonb struct evbmips_soft_intr *sih_intrhead; 1331.1Ssimonb void (*sih_fn)(void *); 1341.1Ssimonb void *sih_arg; 1351.1Ssimonb int sih_pending; 1361.1Ssimonb}; 1371.1Ssimonb 1381.1Ssimonbstruct evbmips_soft_intr { 1391.1Ssimonb TAILQ_HEAD(, evbmips_soft_intrhand) 1401.1Ssimonb softintr_q; 1411.1Ssimonb struct evcnt softintr_evcnt; 1421.1Ssimonb struct simplelock softintr_slock; 1431.1Ssimonb unsigned long softintr_ipl; 1441.1Ssimonb}; 1451.1Ssimonb 1461.1Ssimonbvoid *softintr_establish(int, void (*)(void *), void *); 1471.1Ssimonbvoid softintr_disestablish(void *); 1481.1Ssimonbvoid softintr_init(void); 1491.1Ssimonbvoid softintr_dispatch(void); 1501.1Ssimonb 1511.1Ssimonb#define softintr_schedule(arg) \ 1521.1Ssimonbdo { \ 1531.1Ssimonb struct evbmips_soft_intrhand *__sih = (arg); \ 1541.1Ssimonb struct evbmips_soft_intr *__si = __sih->sih_intrhead; \ 1551.1Ssimonb int __s; \ 1561.1Ssimonb \ 1571.1Ssimonb __s = splhigh(); \ 1581.1Ssimonb simple_lock(&__si->softintr_slock); \ 1591.1Ssimonb if (__sih->sih_pending == 0) { \ 1601.1Ssimonb TAILQ_INSERT_TAIL(&__si->softintr_q, __sih, sih_q); \ 1611.1Ssimonb __sih->sih_pending = 1; \ 1621.1Ssimonb setsoft(__si->softintr_ipl); \ 1631.1Ssimonb } \ 1641.1Ssimonb simple_unlock(&__si->softintr_slock); \ 1651.1Ssimonb splx(__s); \ 1661.1Ssimonb} while (0) 1671.1Ssimonb 1681.1Ssimonb/* XXX For legacy software interrupts. */ 1691.1Ssimonbextern struct evbmips_soft_intrhand *softnet_intrhand; 1701.1Ssimonb 1711.1Ssimonb#define setsoftnet() softintr_schedule(softnet_intrhand) 1721.1Ssimonb 1731.1Ssimonbextern struct evcnt mips_int5_evcnt; /* XXX clock XXX */ 1741.1Ssimonb 1751.1Ssimonbvoid evbmips_intr_init(void); 1761.1Ssimonbvoid intr_init(void); 1771.1Ssimonbvoid evbmips_iointr(u_int32_t, u_int32_t, u_int32_t, u_int32_t); 1781.1Ssimonbvoid *evbmips_intr_establish(int, int (*)(void *), void *); 1791.1Ssimonbvoid evbmips_intr_disestablish(void *); 1801.1Ssimonb#endif /* _KERNEL */ 1811.1Ssimonb#endif /* ! _EVBMIPS_INTR_H_ */ 182