tx39clock.c revision 1.3 1 1.3 uch /* $NetBSD: tx39clock.c,v 1.3 1999/12/22 15:35:35 uch Exp $ */
2 1.1 uch
3 1.1 uch /*
4 1.1 uch * Copyright (c) 1999, by UCHIYAMA Yasushi
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.1 uch * Redistribution and use in source and binary forms, with or without
8 1.1 uch * modification, are permitted provided that the following conditions
9 1.1 uch * are met:
10 1.1 uch * 1. Redistributions of source code must retain the above copyright
11 1.1 uch * notice, this list of conditions and the following disclaimer.
12 1.1 uch * 2. The name of the developer may NOT be used to endorse or promote products
13 1.1 uch * derived from this software without specific prior written permission.
14 1.1 uch *
15 1.1 uch * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 1.1 uch * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 1.1 uch * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 1.1 uch * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19 1.1 uch * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 1.1 uch * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 1.1 uch * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 1.1 uch * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 1.1 uch * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 1.1 uch * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 1.1 uch * SUCH DAMAGE.
26 1.1 uch *
27 1.1 uch */
28 1.1 uch #include "opt_tx39_debug.h"
29 1.1 uch
30 1.1 uch #include <sys/param.h>
31 1.3 uch #include <sys/kernel.h>
32 1.1 uch #include <sys/systm.h>
33 1.1 uch #include <sys/device.h>
34 1.1 uch
35 1.3 uch #include <dev/clock_subr.h>
36 1.3 uch
37 1.1 uch #include <machine/bus.h>
38 1.1 uch #include <machine/clock_machdep.h>
39 1.1 uch #include <machine/cpu.h>
40 1.1 uch
41 1.1 uch #include <hpcmips/tx/tx39var.h>
42 1.3 uch #include <hpcmips/tx/tx39icureg.h>
43 1.1 uch #include <hpcmips/tx/tx39clockreg.h>
44 1.1 uch #include <hpcmips/tx/tx39timerreg.h>
45 1.3 uch
46 1.1 uch #include <dev/dec/clockvar.h>
47 1.1 uch
48 1.3 uch #ifdef TX39CLKDEBUG
49 1.3 uch #define DPRINTF(arg) printf arg
50 1.3 uch #else
51 1.3 uch #define DPRINTF(arg)
52 1.3 uch #endif
53 1.3 uch
54 1.1 uch #define ISSETPRINT(r, m) __is_set_print(r, TX39_CLOCK_EN##m##CLK, #m)
55 1.1 uch
56 1.3 uch void tx39clock_init __P((struct device*));
57 1.3 uch void tx39clock_get __P((struct device*, time_t, struct clocktime*));
58 1.3 uch void tx39clock_set __P((struct device*, struct clocktime*));
59 1.3 uch
60 1.3 uch const struct clockfns tx39clockfns = {
61 1.3 uch tx39clock_init, tx39clock_get, tx39clock_set,
62 1.3 uch };
63 1.1 uch
64 1.3 uch struct txtime {
65 1.3 uch u_int32_t t_hi;
66 1.3 uch u_int32_t t_lo;
67 1.3 uch };
68 1.3 uch
69 1.3 uch struct tx39clock_softc {
70 1.3 uch struct device sc_dev;
71 1.3 uch tx_chipset_tag_t sc_tc;
72 1.3 uch
73 1.3 uch int sc_enabled;
74 1.3 uch int sc_year;
75 1.3 uch struct clocktime sc_epoch;
76 1.1 uch };
77 1.1 uch
78 1.1 uch int tx39clock_match __P((struct device*, struct cfdata*, void*));
79 1.1 uch void tx39clock_attach __P((struct device*, struct device*, void*));
80 1.1 uch void tx39clock_dump __P((tx_chipset_tag_t));
81 1.1 uch
82 1.3 uch void tx39clock_cpuspeed __P((int*, int*));
83 1.1 uch
84 1.3 uch void __tx39timer_rtcfreeze __P((tx_chipset_tag_t));
85 1.3 uch void __tx39timer_rtcreset __P((tx_chipset_tag_t));
86 1.3 uch __inline void __tx39timer_rtcget __P((struct txtime*));
87 1.3 uch __inline time_t __tx39timer_rtc2sec __P((struct txtime*));
88 1.1 uch
89 1.1 uch struct cfattach tx39clock_ca = {
90 1.1 uch sizeof(struct tx39clock_softc), tx39clock_match, tx39clock_attach
91 1.1 uch };
92 1.1 uch
93 1.1 uch int
94 1.1 uch tx39clock_match(parent, cf, aux)
95 1.1 uch struct device *parent;
96 1.1 uch struct cfdata *cf;
97 1.1 uch void *aux;
98 1.1 uch {
99 1.1 uch return 2; /* 1st attach group of txsim */
100 1.1 uch }
101 1.1 uch
102 1.1 uch void
103 1.1 uch tx39clock_attach(parent, self, aux)
104 1.1 uch struct device *parent;
105 1.1 uch struct device *self;
106 1.1 uch void *aux;
107 1.1 uch {
108 1.1 uch struct txsim_attach_args *ta = aux;
109 1.1 uch struct tx39clock_softc *sc = (void*)self;
110 1.1 uch tx_chipset_tag_t tc;
111 1.1 uch txreg_t reg;
112 1.1 uch
113 1.1 uch tc = sc->sc_tc = ta->ta_tc;
114 1.1 uch
115 1.3 uch /* Reset timer module */
116 1.3 uch tx_conf_write(tc, TX39_TIMERCONTROL_REG, 0);
117 1.3 uch
118 1.3 uch /* Enable periodic timer */
119 1.1 uch reg = tx_conf_read(tc, TX39_TIMERCONTROL_REG);
120 1.1 uch reg |= TX39_TIMERCONTROL_ENPERTIMER;
121 1.1 uch tx_conf_write(tc, TX39_TIMERCONTROL_REG, reg);
122 1.3 uch
123 1.3 uch sc->sc_enabled = 0;
124 1.3 uch /*
125 1.3 uch * RTC and ALARM
126 1.3 uch * RTCINT ... INTR5 bit 31 (roll over)
127 1.3 uch * ALARMINT ... INTR5 bit 30
128 1.3 uch * PERINT ... INTR5 bit 29
129 1.3 uch */
130 1.3 uch
131 1.3 uch clockattach(self, &tx39clockfns);
132 1.1 uch
133 1.2 uch #ifdef TX39CLKDEBUG
134 1.1 uch tx39clock_dump(tc);
135 1.2 uch #endif /* TX39CLKDEBUG */
136 1.1 uch }
137 1.1 uch
138 1.3 uch /*
139 1.3 uch * cpuclock ... CPU clock (Hz)
140 1.3 uch * cpuspeed ... instructions-per-microsecond
141 1.1 uch */
142 1.1 uch void
143 1.3 uch tx39clock_cpuspeed(cpuclock, cpuspeed)
144 1.3 uch int *cpuclock;
145 1.3 uch int *cpuspeed;
146 1.3 uch {
147 1.3 uch struct txtime t0, t1;
148 1.3 uch int elapsed;
149 1.3 uch
150 1.3 uch __tx39timer_rtcget(&t0);
151 1.3 uch __asm __volatile("
152 1.3 uch .set noreorder;
153 1.3 uch li $8, 10000000;
154 1.3 uch 1: nop;
155 1.3 uch nop;
156 1.3 uch nop;
157 1.3 uch nop;
158 1.3 uch nop;
159 1.3 uch nop;
160 1.3 uch nop;
161 1.3 uch add $8, $8, -1;
162 1.3 uch bnez $8, 1b;
163 1.3 uch nop;
164 1.3 uch .set reorder;
165 1.3 uch ");
166 1.3 uch __tx39timer_rtcget(&t1);
167 1.3 uch
168 1.3 uch elapsed = t1.t_lo - t0.t_lo;
169 1.3 uch
170 1.3 uch *cpuclock = (100000000 / elapsed) * TX39_RTCLOCK;
171 1.3 uch *cpuspeed = *cpuclock / 1000000;
172 1.3 uch
173 1.3 uch }
174 1.3 uch
175 1.3 uch void
176 1.3 uch __tx39timer_rtcfreeze(tc)
177 1.1 uch tx_chipset_tag_t tc;
178 1.1 uch {
179 1.1 uch txreg_t reg;
180 1.1 uch
181 1.1 uch reg = tx_conf_read(tc, TX39_TIMERCONTROL_REG);
182 1.3 uch
183 1.1 uch /* Freeze RTC */
184 1.1 uch reg |= TX39_TIMERCONTROL_FREEZEPRE; /* Upper 8bit */
185 1.1 uch reg |= TX39_TIMERCONTROL_FREEZERTC; /* Lower 32bit */
186 1.3 uch
187 1.1 uch /* Freeze periodic timer */
188 1.1 uch reg |= TX39_TIMERCONTROL_FREEZETIMER;
189 1.1 uch reg &= ~TX39_TIMERCONTROL_ENPERTIMER;
190 1.1 uch tx_conf_write(tc, TX39_TIMERCONTROL_REG, reg);
191 1.1 uch }
192 1.1 uch
193 1.3 uch __inline time_t
194 1.3 uch __tx39timer_rtc2sec(t)
195 1.3 uch struct txtime *t;
196 1.3 uch {
197 1.3 uch /* This rely on RTC is 32.768kHz */
198 1.3 uch return (t->t_lo >> 15) | (t->t_hi << 17);
199 1.3 uch }
200 1.3 uch
201 1.3 uch __inline void
202 1.3 uch __tx39timer_rtcget(t)
203 1.3 uch struct txtime *t;
204 1.3 uch {
205 1.3 uch tx_chipset_tag_t tc;
206 1.3 uch txreg_t reghi, reglo, oreghi, oreglo;
207 1.3 uch int retry;
208 1.3 uch
209 1.3 uch tc = tx_conf_get_tag();
210 1.3 uch
211 1.3 uch retry = 10;
212 1.3 uch
213 1.3 uch do {
214 1.3 uch oreglo = tx_conf_read(tc, TX39_TIMERRTCLO_REG);
215 1.3 uch reglo = tx_conf_read(tc, TX39_TIMERRTCLO_REG);
216 1.3 uch
217 1.3 uch oreghi = tx_conf_read(tc, TX39_TIMERRTCHI_REG);
218 1.3 uch reghi = tx_conf_read(tc, TX39_TIMERRTCHI_REG);
219 1.3 uch } while ((reghi != oreghi || reglo != oreglo) && (--retry > 0));
220 1.3 uch
221 1.3 uch if (retry < 0) {
222 1.3 uch printf("RTC timer read error.\n");
223 1.3 uch }
224 1.3 uch
225 1.3 uch t->t_hi = TX39_TIMERRTCHI(reghi);
226 1.3 uch t->t_lo = reglo;
227 1.3 uch }
228 1.3 uch
229 1.1 uch void
230 1.3 uch __tx39timer_rtcreset(tc)
231 1.1 uch tx_chipset_tag_t tc;
232 1.1 uch {
233 1.1 uch txreg_t reg;
234 1.1 uch
235 1.1 uch reg = tx_conf_read(tc, TX39_TIMERCONTROL_REG);
236 1.3 uch
237 1.1 uch /* Reset counter and stop */
238 1.1 uch reg |= TX39_TIMERCONTROL_RTCCLR;
239 1.1 uch tx_conf_write(tc, TX39_TIMERCONTROL_REG, reg);
240 1.3 uch
241 1.1 uch /* Count again */
242 1.1 uch reg &= ~TX39_TIMERCONTROL_RTCCLR;
243 1.1 uch tx_conf_write(tc, TX39_TIMERCONTROL_REG, reg);
244 1.1 uch }
245 1.1 uch
246 1.1 uch void
247 1.3 uch tx39clock_init(dev)
248 1.1 uch struct device *dev;
249 1.1 uch {
250 1.1 uch tx_chipset_tag_t tc;
251 1.1 uch txreg_t reg;
252 1.3 uch int pcnt;
253 1.1 uch
254 1.1 uch tc = tx_conf_get_tag();
255 1.3 uch
256 1.3 uch /*
257 1.3 uch * Setup periodic timer (interrupting hz times per second.)
258 1.3 uch */
259 1.3 uch pcnt = TX39_TIMERCLK / hz - 1;
260 1.3 uch reg = tx_conf_read(tc, TX39_TIMERPERIODIC_REG);
261 1.3 uch TX39_TIMERPERIODIC_PERVAL_CLR(reg);
262 1.3 uch reg = TX39_TIMERPERIODIC_PERVAL_SET(reg, pcnt);
263 1.3 uch tx_conf_write(tc, TX39_TIMERPERIODIC_REG, reg);
264 1.3 uch
265 1.3 uch /*
266 1.3 uch * Enable periodic timer
267 1.3 uch */
268 1.1 uch reg = tx_conf_read(tc, TX39_INTRENABLE6_REG);
269 1.1 uch reg |= TX39_INTRPRI13_TIMER_PERIODIC_BIT;
270 1.1 uch tx_conf_write(tc, TX39_INTRENABLE6_REG, reg);
271 1.1 uch
272 1.3 uch /*
273 1.3 uch * number of microseconds between interrupts
274 1.3 uch */
275 1.3 uch tick = 1000000 / hz;
276 1.1 uch }
277 1.1 uch
278 1.1 uch void
279 1.3 uch tx39clock_get(dev, base, ct)
280 1.1 uch struct device *dev;
281 1.1 uch time_t base;
282 1.1 uch struct clocktime *ct;
283 1.1 uch {
284 1.3 uch struct clock_ymdhms dt;
285 1.3 uch struct tx39clock_softc *sc = (void*)dev;
286 1.3 uch struct txtime tt;
287 1.3 uch time_t sec;
288 1.3 uch
289 1.3 uch __tx39timer_rtcget(&tt);
290 1.3 uch sec = __tx39timer_rtc2sec(&tt);
291 1.3 uch
292 1.3 uch if (!sc->sc_enabled) {
293 1.3 uch DPRINTF(("bootstrap: %d sec from previous reboot\n",
294 1.3 uch (int)sec));
295 1.3 uch
296 1.3 uch sc->sc_enabled = 1;
297 1.3 uch base += sec;
298 1.3 uch } else {
299 1.3 uch dt.dt_year = sc->sc_year;
300 1.3 uch dt.dt_mon = sc->sc_epoch.mon;
301 1.3 uch dt.dt_day = sc->sc_epoch.day;
302 1.3 uch dt.dt_hour = sc->sc_epoch.hour;
303 1.3 uch dt.dt_min = sc->sc_epoch.min;
304 1.3 uch dt.dt_sec = sc->sc_epoch.sec;
305 1.3 uch dt.dt_wday = sc->sc_epoch.dow;
306 1.3 uch sec += clock_ymdhms_to_secs(&dt);
307 1.3 uch }
308 1.3 uch
309 1.3 uch clock_secs_to_ymdhms(base, &dt);
310 1.3 uch
311 1.3 uch ct->year = dt.dt_year % 100;
312 1.3 uch ct->mon = dt.dt_mon;
313 1.3 uch ct->day = dt.dt_day;
314 1.3 uch ct->hour = dt.dt_hour;
315 1.3 uch ct->min = dt.dt_min;
316 1.3 uch ct->sec = dt.dt_sec;
317 1.3 uch ct->dow = dt.dt_wday;
318 1.1 uch
319 1.3 uch sc->sc_year = dt.dt_year;
320 1.1 uch }
321 1.1 uch
322 1.1 uch void
323 1.3 uch tx39clock_set(dev, ct)
324 1.1 uch struct device *dev;
325 1.1 uch struct clocktime *ct;
326 1.1 uch {
327 1.3 uch struct tx39clock_softc *sc = (void*)dev;
328 1.3 uch
329 1.3 uch if (sc->sc_enabled) {
330 1.3 uch sc->sc_epoch = *ct;
331 1.3 uch /* Reset RTC counter */
332 1.3 uch __tx39timer_rtcreset(sc->sc_tc);
333 1.3 uch }
334 1.1 uch }
335 1.1 uch
336 1.1 uch void
337 1.1 uch tx39clock_dump(tc)
338 1.1 uch tx_chipset_tag_t tc;
339 1.1 uch {
340 1.1 uch txreg_t reg;
341 1.1 uch
342 1.1 uch reg = tx_conf_read(tc, TX39_CLOCKCTRL_REG);
343 1.3 uch
344 1.1 uch printf(" ");
345 1.1 uch ISSETPRINT(reg, CHIM);
346 1.1 uch #ifdef TX391X
347 1.1 uch ISSETPRINT(reg, VID);
348 1.1 uch ISSETPRINT(reg, MBUS);
349 1.1 uch #endif /* TX391X */
350 1.1 uch #ifdef TX392X
351 1.1 uch ISSETPRINT(reg, IRDA);
352 1.1 uch #endif /* TX392X */
353 1.1 uch ISSETPRINT(reg, SPI);
354 1.1 uch ISSETPRINT(reg, TIMER);
355 1.1 uch ISSETPRINT(reg, FASTTIMER);
356 1.1 uch #ifdef TX392X
357 1.1 uch ISSETPRINT(reg, C48MOUT);
358 1.1 uch #endif /* TX392X */
359 1.1 uch ISSETPRINT(reg, SIBM);
360 1.1 uch ISSETPRINT(reg, CSER);
361 1.1 uch ISSETPRINT(reg, IR);
362 1.1 uch ISSETPRINT(reg, UARTA);
363 1.1 uch ISSETPRINT(reg, UARTB);
364 1.1 uch printf("\n");
365 1.1 uch }
366