Home | History | Annotate | Line # | Download | only in tx
tx39sibreg.h revision 1.2
      1  1.2  uch /*	$NetBSD: tx39sibreg.h,v 1.2 2000/03/03 19:54:37 uch Exp $ */
      2  1.1  uch 
      3  1.1  uch /*
      4  1.1  uch  * Copyright (c) 2000, by UCHIYAMA Yasushi
      5  1.1  uch  * All rights reserved.
      6  1.1  uch  *
      7  1.1  uch  * Redistribution and use in source and binary forms, with or without
      8  1.1  uch  * modification, are permitted provided that the following conditions
      9  1.1  uch  * are met:
     10  1.1  uch  * 1. Redistributions of source code must retain the above copyright
     11  1.1  uch  *    notice, this list of conditions and the following disclaimer.
     12  1.1  uch  * 2. The name of the developer may NOT be used to endorse or promote products
     13  1.1  uch  *    derived from this software without specific prior written permission.
     14  1.1  uch  *
     15  1.1  uch  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     16  1.1  uch  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     17  1.1  uch  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     18  1.1  uch  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     19  1.1  uch  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     20  1.1  uch  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     21  1.1  uch  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22  1.1  uch  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     23  1.1  uch  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     24  1.1  uch  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     25  1.1  uch  * SUCH DAMAGE.
     26  1.1  uch  *
     27  1.1  uch  */
     28  1.1  uch /*
     29  1.1  uch  * Toshiba TX3912 SIB module
     30  1.1  uch  */
     31  1.1  uch 
     32  1.1  uch #define	TX39_SIBSIZE_REG	0x060 /* W */
     33  1.1  uch #define	TX39_SIBSNDRXSTART_REG	0x064 /* W */
     34  1.1  uch #define	TX39_SIBSNDTXSTART_REG	0x068 /* W */
     35  1.1  uch #define	TX39_SIBTELRXSTART_REG	0x06c /* W */
     36  1.1  uch #define	TX39_SIBTELTXSTART_REG	0x070 /* W */
     37  1.1  uch #define	TX39_SIBCTRL_REG	0x074 /* R/W */
     38  1.1  uch #define	TX39_SIBSNDHOLD_REG	0x078 /* R/W */
     39  1.1  uch #define	TX39_SIBTELHOLD_REG	0x07c /* R/W */
     40  1.1  uch #define	TX39_SIBSF0CTRL_REG	0x080 /* R/W */
     41  1.1  uch #define	TX39_SIBSF1CTRL_REG	0x084 /* R/W */
     42  1.1  uch #define	TX39_SIBSF0STAT_REG	0x088 /* R */
     43  1.1  uch #define	TX39_SIBSF1STAT_REG	0x08c /* R */
     44  1.1  uch #define	TX39_SIBDMACTRL_REG	0x090 /* R/W */
     45  1.1  uch 
     46  1.1  uch /*
     47  1.2  uch  *	SIB DMA
     48  1.2  uch  */
     49  1.2  uch #define TX39_SIBDMA_SIZE	16384
     50  1.2  uch 
     51  1.2  uch /*
     52  1.1  uch  *	SIB Size Register
     53  1.1  uch  */
     54  1.1  uch #define TX39_SIBSIZE_SND_SHIFT	18
     55  1.1  uch #define TX39_SIBSIZE_TEL_SHIFT	2
     56  1.1  uch #define TX39_SIBSIZE_MASK	0xfff
     57  1.1  uch 
     58  1.2  uch #define TX39_SIBSIZE_SNDSIZE_SET(cr, val)				\
     59  1.2  uch 	((cr) | (((((val) >> 2) - 1) << TX39_SIBSIZE_SND_SHIFT) &	\
     60  1.2  uch 	(TX39_SIBSIZE_MASK << TX39_SIBSIZE_SND_SHIFT)))
     61  1.2  uch #define TX39_SIBSIZE_TELSIZE_SET(cr, val)				\
     62  1.2  uch 	((cr) | (((((val) >> 2) - 1) << TX39_SIBSIZE_TEL_SHIFT) &	\
     63  1.2  uch 	(TX39_SIBSIZE_MASK << TX39_SIBSIZE_TEL_SHIFT)))
     64  1.1  uch 
     65  1.1  uch /*
     66  1.1  uch  *	SIB Sound RX Start Register
     67  1.1  uch  *	 [1:0] reserved
     68  1.1  uch  */
     69  1.1  uch /*
     70  1.1  uch  *	SIB Sound TX Start Register
     71  1.1  uch  *	 [1:0] reserved
     72  1.1  uch  */
     73  1.1  uch /*
     74  1.1  uch  *	SIB Telecom RX Start Register
     75  1.1  uch  *	 [1:0] reserved
     76  1.1  uch  */
     77  1.1  uch /*
     78  1.1  uch  *	SIB Telecom TX Start Register
     79  1.1  uch  *	 [1:0] reserved
     80  1.1  uch  */
     81  1.1  uch /*
     82  1.1  uch  *	SIB Control Register
     83  1.1  uch  */
     84  1.1  uch #define	TX39_SIBCTRL_SIBIRQ	0x80000000
     85  1.1  uch #define	TX39_SIBCTRL_ENCNTTEST	0x40000000 /* Don't set */
     86  1.1  uch #define	TX39_SIBCTRL_ENDMATEST	0x20000000 /* Don't set */
     87  1.1  uch #define	TX39_SIBCTRL_SNDMONO	0x10000000
     88  1.1  uch #define	TX39_SIBCTRL_RMONOSNDIN	0x08000000
     89  1.1  uch 
     90  1.1  uch #define TX39_SIBCTRL_SCLKDIV_SHIFT	24
     91  1.1  uch #define TX39_SIBCTRL_SCLKDIV_MASK	0x7
     92  1.1  uch #define TX39_SIBCTRL_SCLKDIV(cr) \
     93  1.1  uch 	(((cr) >> TX39_SIBCTRL_SCLKDIV_SHIFT) & \
     94  1.1  uch 	TX39_SIBCTRL_SCLKDIV_MASK)
     95  1.1  uch #define TX39_SIBCTRL_SCLKDIV_SET(cr, val) \
     96  1.1  uch 	((cr) | (((val) << TX39_SIBCTRL_SCLKDIV_SHIFT) & \
     97  1.1  uch 	(TX39_SIBCTRL_SCLKDIV_MASK << TX39_SIBCTRL_SCLKDIV_SHIFT)))
     98  1.1  uch 
     99  1.1  uch #define	TX39_SIBCTRL_TEL16	0x00800000
    100  1.1  uch 
    101  1.1  uch #define TX39_SIBCTRL_TELFSDIV_SHIFT	16
    102  1.1  uch #define TX39_SIBCTRL_TELFSDIV_MASK	0x7f
    103  1.1  uch #define TX39_SIBCTRL_TELFSDIV(cr) \
    104  1.1  uch 	(((cr) >> TX39_SIBCTRL_TELFSDIV_SHIFT) & \
    105  1.1  uch 	TX39_SIBCTRL_TELFSDIV_MASK)
    106  1.1  uch #define TX39_SIBCTRL_TELFSDIV_SET(cr, val) \
    107  1.1  uch 	((cr) | (((val) << TX39_SIBCTRL_TELFSDIV_SHIFT) & \
    108  1.1  uch 	(TX39_SIBCTRL_TELFSDIV_MASK << TX39_SIBCTRL_TELFSDIV_SHIFT)))
    109  1.1  uch 
    110  1.1  uch #define	TX39_SIBCTRL_SND16	0x00008000
    111  1.1  uch 
    112  1.1  uch #define TX39_SIBCTRL_SNDFSDIV_SHIFT	8
    113  1.1  uch #define TX39_SIBCTRL_SNDFSDIV_MASK	0x7f
    114  1.1  uch #define TX39_SIBCTRL_SNDFSDIV(cr) \
    115  1.1  uch 	(((cr) >> TX39_SIBCTRL_SNDFSDIV_SHIFT) & \
    116  1.1  uch 	TX39_SIBCTRL_SNDFSDIV_MASK)
    117  1.1  uch #define TX39_SIBCTRL_SNDFSDIV_SET(cr, val) \
    118  1.1  uch 	((cr) | (((val) << TX39_SIBCTRL_SNDFSDIV_SHIFT) & \
    119  1.1  uch 	(TX39_SIBCTRL_SNDFSDIV_MASK << TX39_SIBCTRL_SNDFSDIV_SHIFT)))
    120  1.1  uch 
    121  1.1  uch #define	TX39_SIBCTRL_SELTELSF1	0x00000080
    122  1.1  uch #define	TX39_SIBCTRL_SELSNDSF1	0x00000040
    123  1.1  uch #define	TX39_SIBCTRL_ENTEL	0x00000020
    124  1.1  uch #define	TX39_SIBCTRL_ENSND	0x00000010
    125  1.1  uch #define	TX39_SIBCTRL_SIBLOOP	0x00000008
    126  1.1  uch #define	TX39_SIBCTRL_ENSF1	0x00000004
    127  1.1  uch #define	TX39_SIBCTRL_ENSF0	0x00000002
    128  1.1  uch #define	TX39_SIBCTRL_ENSIB	0x00000001
    129  1.1  uch 
    130  1.1  uch /*
    131  1.1  uch  *	SIB Sound RX/TX Holding Register
    132  1.1  uch  */
    133  1.1  uch /*
    134  1.1  uch  *	SIB Telecom RX/TX Holding Register
    135  1.1  uch  */
    136  1.1  uch 
    137  1.1  uch /*
    138  1.1  uch  *	SIB Subframe 0 Control Register
    139  1.1  uch  *	SIB Subframe 0 Status Register
    140  1.1  uch  */
    141  1.1  uch /* Control/Status bit, field definition (See also UCB1200) */
    142  1.1  uch #define TX39_SIBSF0_REGADDR_SHIFT	27
    143  1.1  uch #define TX39_SIBSF0_REGADDR_MASK	0xf
    144  1.1  uch #define TX39_SIBSF0_REGADDR(cr) \
    145  1.1  uch 	(((cr) >> TX39_SIBSF0_REGADDR_SHIFT) & \
    146  1.1  uch 	TX39_SIBSF0_REGADDR_MASK)
    147  1.1  uch #define TX39_SIBSF0_REGADDR_SET(cr, val) \
    148  1.1  uch 	((cr) | (((val) << TX39_SIBSF0_REGADDR_SHIFT) & \
    149  1.1  uch 	(TX39_SIBSF0_REGADDR_MASK << TX39_SIBSF0_REGADDR_SHIFT)))
    150  1.1  uch 
    151  1.1  uch #define	TX39_SIBSF0_WRITE	0x04000000
    152  1.1  uch #define	TX39_SIBSF0_SNDVALID	0x00020000
    153  1.1  uch #define	TX39_SIBSF0_TELVALID	0x00010000
    154  1.1  uch 
    155  1.1  uch #define TX39_SIBSF0_REGDATA_SHIFT	0
    156  1.1  uch #define TX39_SIBSF0_REGDATA_MASK	0xffff
    157  1.1  uch #define TX39_SIBSF0_REGDATA(cr) \
    158  1.1  uch 	(((cr) >> TX39_SIBSF0_REGDATA_SHIFT) & \
    159  1.1  uch 	TX39_SIBSF0_REGDATA_MASK)
    160  1.1  uch #define TX39_SIBSF0_REGDATA_SET(cr, val) \
    161  1.1  uch 	((cr) | (((val) << TX39_SIBSF0_REGDATA_SHIFT) & \
    162  1.1  uch 	(TX39_SIBSF0_REGDATA_MASK << TX39_SIBSF0_REGDATA_SHIFT)))
    163  1.1  uch #define TX39_SIBSF0_REGDATA_CLR(cr) \
    164  1.1  uch 	((cr) &= ~(TX39_SIBSF0_REGDATA_MASK << TX39_SIBSF0_REGDATA_SHIFT))
    165  1.1  uch 
    166  1.1  uch /*
    167  1.1  uch  *	SIB Subframe 1 Control Register
    168  1.1  uch  */
    169  1.1  uch #define	TX39_SIBSF1CTRL_MUTE	0x04000000
    170  1.1  uch #define	TX39_SIBSF1CTRL_MUXL	0x02000000
    171  1.1  uch #define	TX39_SIBSF1CTRL_MUXR	0x01000000
    172  1.1  uch 
    173  1.1  uch #define TX39_SIBSF1CTRL_ADCGAINL_SHIFT	20
    174  1.1  uch #define TX39_SIBSF1CTRL_ADCGAINL_MASK	0xf
    175  1.1  uch #define TX39_SIBSF1CTRL_ADCGAINL_SET(cr, val) \
    176  1.1  uch 	((cr) | (((val) << TX39_SIBSF1CTRL_ADCGAINL_SHIFT) & \
    177  1.1  uch 	(TX39_SIBSF1CTRL_ADCGAINL_MASK << TX39_SIBSF1CTRL_ADCGAINL_SHIFT)))
    178  1.1  uch 
    179  1.1  uch #define TX39_SIBSF1CTRL_ADCGAINR_SHIFT	16
    180  1.1  uch #define TX39_SIBSF1CTRL_ADCGAINR_MASK	0xf
    181  1.1  uch #define TX39_SIBSF1CTRL_ADCGAINR_SET(cr, val) \
    182  1.1  uch 	((cr) | (((val) << TX39_SIBSF1CTRL_ADCGAINR_SHIFT) & \
    183  1.1  uch 	(TX39_SIBSF1CTRL_ADCGAINR_MASK << TX39_SIBSF1CTRL_ADCGAINR_SHIFT)))
    184  1.1  uch 
    185  1.1  uch #define TX39_SIBSF1CTRL_DACATTNL_SHIFT	8
    186  1.1  uch #define TX39_SIBSF1CTRL_DACATTNL_MASK	0xf
    187  1.1  uch #define TX39_SIBSF1CTRL_DACATTNL_SET(cr, val) \
    188  1.1  uch 	((cr) | (((val) << TX39_SIBSF1CTRL_DACATTNL_SHIFT) & \
    189  1.1  uch 	(TX39_SIBSF1CTRL_DACATTNL_MASK << TX39_SIBSF1CTRL_DACATTNL_SHIFT)))
    190  1.1  uch 
    191  1.1  uch #define TX39_SIBSF1CTRL_DACATTNR_SHIFT	4
    192  1.1  uch #define TX39_SIBSF1CTRL_DACATTNR_MASK	0xf
    193  1.1  uch #define TX39_SIBSF1CTRL_DACATTNR_SET(cr, val) \
    194  1.1  uch 	((cr) | (((val) << TX39_SIBSF1CTRL_DACATTNR_SHIFT) & \
    195  1.1  uch 	(TX39_SIBSF1CTRL_DACATTNR_MASK << TX39_SIBSF1CTRL_DACATTNR_SHIFT)))
    196  1.1  uch 
    197  1.1  uch #define TX39_SIBSF1CTRL_DIGITALOUT_SHIFT	0
    198  1.1  uch #define TX39_SIBSF1CTRL_DIGITALOUT_MASK	0xf
    199  1.1  uch #define TX39_SIBSF1CTRL_DIGITALOUT_SET(cr, val) \
    200  1.1  uch 	((cr) | (((val) << TX39_SIBSF1CTRL_DIGITALOUT_SHIFT) & \
    201  1.1  uch 	(TX39_SIBSF1CTRL_DIGITALOUT_MASK << TX39_SIBSF1CTRL_DIGITALOUT_SHIFT)))
    202  1.1  uch 
    203  1.1  uch /*
    204  1.1  uch  *	SIB Subframe 1 Status Register
    205  1.1  uch  */
    206  1.1  uch #define	TX39_SIBSF1STAT_ADCVALID    0x04000000
    207  1.1  uch #define	TX39_SIBSF1STAT_ADCCLIPL    0x02000000
    208  1.1  uch #define	TX39_SIBSF1STAT_ADCCLIPR    0x01000000
    209  1.1  uch 
    210  1.1  uch #define TX39_SIBSF1STAT_ERROR_SHIFT	20
    211  1.1  uch #define TX39_SIBSF1STAT_ERROR_MASK	0xf
    212  1.1  uch #define TX39_SIBSF1STAT_ERROR_SET(cr, val) \
    213  1.1  uch 	((cr) | (((val) << TX39_SIBSF1STAT_ERROR_SHIFT) & \
    214  1.1  uch 	(TX39_SIBSF1STAT_ERROR_MASK << TX39_SIBSF1STAT_ERROR_SHIFT)))
    215  1.1  uch 
    216  1.1  uch #define TX39_SIBSF1STAT_REVISION_SHIFT	16
    217  1.1  uch #define TX39_SIBSF1STAT_REVISION_MASK	0xf
    218  1.1  uch #define TX39_SIBSF1STAT_REVISION_SET(cr, val) \
    219  1.1  uch 	((cr) | (((val) << TX39_SIBSF1STAT_REVISION_SHIFT) & \
    220  1.1  uch 	(TX39_SIBSF1STAT_REVISION_MASK << TX39_SIBSF1STAT_REVISION_SHIFT)))
    221  1.1  uch 
    222  1.1  uch #define TX39_SIBSF1STAT_DIGITALIN_SHIFT	0
    223  1.1  uch #define TX39_SIBSF1STAT_DIGITALIN_MASK	0xf
    224  1.1  uch #define TX39_SIBSF1STAT_DIGITALIN_SET(cr, val) \
    225  1.1  uch 	((cr) | (((val) << TX39_SIBSF1STAT_DIGITALIN_SHIFT) & \
    226  1.1  uch 	(TX39_SIBSF1STAT_DIGITALIN_MASK << TX39_SIBSF1STAT_DIGITALIN_SHIFT)))
    227  1.1  uch 
    228  1.1  uch /*
    229  1.1  uch  *	SIB DMA Control Register
    230  1.1  uch  */
    231  1.1  uch #define	TX39_SIBDMACTRL_SNDBUFF1TIME	0x80000000
    232  1.1  uch #define	TX39_SIBDMACTRL_SNDDMALOOP	0x40000000
    233  1.1  uch 
    234  1.1  uch #define TX39_SIBDMACTRL_SNDDMAPTR_SHIFT	18
    235  1.1  uch #define TX39_SIBDMACTRL_SNDDMAPTR_MASK	0xfff
    236  1.1  uch #define TX39_SIBDMACTRL_SNDDMAPTR(cr) \
    237  1.1  uch 	(((cr) >> TX39_SIBDMACTRL_SNDDMAPTR_SHIFT) & \
    238  1.1  uch 	TX39_SIBDMACTRL_SNDDMAPTR_MASK)
    239  1.1  uch 
    240  1.1  uch #define	TX39_SIBDMACTRL_ENDMARXSND	0x00020000
    241  1.1  uch #define	TX39_SIBDMACTRL_ENDMATXSND	0x00010000
    242  1.1  uch #define	TX39_SIBDMACTRL_TELBUFF1TIME	0x00008000
    243  1.1  uch #define	TX39_SIBDMACTRL_TELDMALOOP	0x00004000
    244  1.1  uch 
    245  1.1  uch #define TX39_SIBDMACTRL_TELDMAPTR_SHIFT	2
    246  1.1  uch #define TX39_SIBDMACTRL_TELDMAPTR_MASK	0xfff
    247  1.1  uch #define TX39_SIBDMACTRL_TELDMAPTR(cr) \
    248  1.1  uch 	(((cr) >> TX39_SIBDMACTRL_TELDMAPTR_SHIFT) & \
    249  1.1  uch 	TX39_SIBDMACTRL_TELDMAPTR_MASK)
    250  1.1  uch 
    251  1.1  uch #define	TX39_SIBDMACTRL_ENDMARXTEL	0x00000002
    252  1.1  uch #define	TX39_SIBDMACTRL_ENDMATXTEL	0x00000001
    253  1.1  uch 
    254