trap.c revision 1.28
11.28Sscw/* $NetBSD: trap.c,v 1.28 2000/12/19 21:09:57 scw Exp $ */ 21.7Sdbj 31.7Sdbj/* 41.10Sabs * This file was taken from mvme68k/mvme68k/trap.c 51.7Sdbj * should probably be re-synced when needed. 61.16Sdbj * Darrin B. Jewell <jewell@mit.edu> Tue Aug 3 10:53:12 UTC 1999 71.16Sdbj * original cvs id: NetBSD: trap.c,v 1.32 1999/08/03 10:52:06 dbj Exp 81.7Sdbj */ 91.1Sdbj 101.1Sdbj/* 111.1Sdbj * Copyright (c) 1988 University of Utah. 121.1Sdbj * Copyright (c) 1982, 1986, 1990, 1993 131.1Sdbj * The Regents of the University of California. All rights reserved. 141.1Sdbj * 151.1Sdbj * This code is derived from software contributed to Berkeley by 161.1Sdbj * the Systems Programming Group of the University of Utah Computer 171.1Sdbj * Science Department. 181.1Sdbj * 191.1Sdbj * Redistribution and use in source and binary forms, with or without 201.1Sdbj * modification, are permitted provided that the following conditions 211.1Sdbj * are met: 221.1Sdbj * 1. Redistributions of source code must retain the above copyright 231.1Sdbj * notice, this list of conditions and the following disclaimer. 241.1Sdbj * 2. Redistributions in binary form must reproduce the above copyright 251.1Sdbj * notice, this list of conditions and the following disclaimer in the 261.1Sdbj * documentation and/or other materials provided with the distribution. 271.1Sdbj * 3. All advertising materials mentioning features or use of this software 281.1Sdbj * must display the following acknowledgement: 291.1Sdbj * This product includes software developed by the University of 301.1Sdbj * California, Berkeley and its contributors. 311.1Sdbj * 4. Neither the name of the University nor the names of its contributors 321.1Sdbj * may be used to endorse or promote products derived from this software 331.1Sdbj * without specific prior written permission. 341.1Sdbj * 351.1Sdbj * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 361.1Sdbj * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 371.1Sdbj * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 381.1Sdbj * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 391.1Sdbj * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 401.1Sdbj * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 411.1Sdbj * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 421.1Sdbj * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 431.1Sdbj * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 441.1Sdbj * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 451.1Sdbj * SUCH DAMAGE. 461.1Sdbj * 471.1Sdbj * from: Utah $Hdr: trap.c 1.37 92/12/20$ 481.1Sdbj * 491.1Sdbj * @(#)trap.c 8.5 (Berkeley) 1/4/94 501.1Sdbj */ 511.2Sthorpej 521.5Sjonathan#include "opt_ddb.h" 531.9Sitohy#include "opt_execfmt.h" 541.3Sthorpej#include "opt_compat_sunos.h" 551.4Sthorpej#include "opt_compat_hpux.h" 561.1Sdbj 571.1Sdbj#include <sys/param.h> 581.1Sdbj#include <sys/systm.h> 591.1Sdbj#include <sys/proc.h> 601.1Sdbj#include <sys/acct.h> 611.1Sdbj#include <sys/kernel.h> 621.1Sdbj#include <sys/signalvar.h> 631.1Sdbj#include <sys/resourcevar.h> 641.1Sdbj#include <sys/syscall.h> 651.1Sdbj#include <sys/syslog.h> 661.1Sdbj#include <sys/user.h> 671.16Sdbj 681.16Sdbj#ifdef DEBUG 691.16Sdbj#include <dev/cons.h> 701.14Sdbj#endif 711.1Sdbj 721.16Sdbj#include <machine/db_machdep.h> 731.1Sdbj#include <machine/psl.h> 741.1Sdbj#include <machine/trap.h> 751.1Sdbj#include <machine/cpu.h> 761.1Sdbj#include <machine/reg.h> 771.1Sdbj 781.16Sdbj#include <m68k/cacheops.h> 791.16Sdbj 801.7Sdbj#include <uvm/uvm_extern.h> 811.1Sdbj 821.1Sdbj#ifdef COMPAT_HPUX 831.1Sdbj#include <compat/hpux/hpux.h> 841.1Sdbj#endif 851.1Sdbj 861.1Sdbj#ifdef COMPAT_SUNOS 871.1Sdbj#include <compat/sunos/sunos_syscall.h> 881.1Sdbjextern struct emul emul_sunos; 891.1Sdbj#endif 901.1Sdbj 911.16Sdbjint writeback __P((struct frame *fp, int docachepush)); 921.16Sdbjvoid trap __P((int type, u_int code, u_int v, struct frame frame)); 931.16Sdbj 941.16Sdbj#ifdef DEBUG 951.16Sdbjvoid dumpssw __P((u_short)); 961.16Sdbjvoid dumpwb __P((int, u_short, u_int, u_int)); 971.16Sdbj#endif 981.16Sdbj 991.16Sdbjstatic inline void userret __P((struct proc *p, struct frame *fp, 1001.16Sdbj u_quad_t oticks, u_int faultaddr, int fromtrap)); 1011.1Sdbj 1021.7Sdbjint astpending; 1031.1Sdbj 1041.1Sdbjchar *trap_type[] = { 1051.1Sdbj "Bus error", 1061.1Sdbj "Address error", 1071.1Sdbj "Illegal instruction", 1081.1Sdbj "Zero divide", 1091.1Sdbj "CHK instruction", 1101.1Sdbj "TRAPV instruction", 1111.1Sdbj "Privilege violation", 1121.1Sdbj "Trace trap", 1131.1Sdbj "MMU fault", 1141.1Sdbj "SSIR trap", 1151.1Sdbj "Format error", 1161.1Sdbj "68881 exception", 1171.1Sdbj "Coprocessor violation", 1181.1Sdbj "Async system trap" 1191.1Sdbj}; 1201.1Sdbjint trap_types = sizeof trap_type / sizeof trap_type[0]; 1211.1Sdbj 1221.1Sdbj/* 1231.1Sdbj * Size of various exception stack frames (minus the standard 8 bytes) 1241.1Sdbj */ 1251.1Sdbjshort exframesize[] = { 1261.16Sdbj FMT0SIZE, /* type 0 - normal (68020/030/040/060) */ 1271.1Sdbj FMT1SIZE, /* type 1 - throwaway (68020/030/040) */ 1281.16Sdbj FMT2SIZE, /* type 2 - normal 6-word (68020/030/040/060) */ 1291.16Sdbj FMT3SIZE, /* type 3 - FP post-instruction (68040/060) */ 1301.16Sdbj FMT4SIZE, /* type 4 - access error/fp disabled (68060) */ 1311.16Sdbj -1, -1, /* type 5-6 - undefined */ 1321.1Sdbj FMT7SIZE, /* type 7 - access error (68040) */ 1331.1Sdbj 58, /* type 8 - bus fault (68010) */ 1341.1Sdbj FMT9SIZE, /* type 9 - coprocessor mid-instruction (68020/030) */ 1351.1Sdbj FMTASIZE, /* type A - short bus fault (68020/030) */ 1361.1Sdbj FMTBSIZE, /* type B - long bus fault (68020/030) */ 1371.1Sdbj -1, -1, -1, -1 /* type C-F - undefined */ 1381.1Sdbj}; 1391.1Sdbj 1401.16Sdbj#ifdef M68060 1411.16Sdbj#define KDFAULT_060(c) (cputype == CPU_68060 && ((c) & FSLW_TM_SV)) 1421.16Sdbj#define WRFAULT_060(c) (cputype == CPU_68060 && ((c) & FSLW_RW_W)) 1431.16Sdbj#else 1441.16Sdbj#define KDFAULT_060(c) 0 1451.16Sdbj#define WRFAULT_060(c) 0 1461.16Sdbj#endif 1471.16Sdbj 1481.1Sdbj#ifdef M68040 1491.16Sdbj#define KDFAULT_040(c) (cputype == CPU_68040 && \ 1501.16Sdbj ((c) & SSW4_TMMASK) == SSW4_TMKD) 1511.16Sdbj#define WRFAULT_040(c) (cputype == CPU_68040 && \ 1521.16Sdbj ((c) & SSW4_RW) == 0) 1531.16Sdbj#else 1541.16Sdbj#define KDFAULT_040(c) 0 1551.16Sdbj#define WRFAULT_040(c) 0 1561.16Sdbj#endif 1571.16Sdbj 1581.16Sdbj#if defined(M68030) || defined(M68020) 1591.16Sdbj#define KDFAULT_OTH(c) (cputype <= CPU_68030 && \ 1601.16Sdbj ((c) & (SSW_DF|SSW_FCMASK)) == (SSW_DF|FC_SUPERD)) 1611.16Sdbj#define WRFAULT_OTH(c) (cputype <= CPU_68030 && \ 1621.16Sdbj ((c) & (SSW_DF|SSW_RW)) == SSW_DF) 1631.1Sdbj#else 1641.16Sdbj#define KDFAULT_OTH(c) 0 1651.16Sdbj#define WRFAULT_OTH(c) 0 1661.1Sdbj#endif 1671.1Sdbj 1681.16Sdbj#define KDFAULT(c) (KDFAULT_060(c) || KDFAULT_040(c) || KDFAULT_OTH(c)) 1691.16Sdbj#define WRFAULT(c) (WRFAULT_060(c) || WRFAULT_040(c) || WRFAULT_OTH(c)) 1701.16Sdbj 1711.1Sdbj#ifdef DEBUG 1721.1Sdbjint mmudebug = 0; 1731.1Sdbjint mmupid = -1; 1741.1Sdbj#define MDB_FOLLOW 1 1751.1Sdbj#define MDB_WBFOLLOW 2 1761.1Sdbj#define MDB_WBFAILED 4 1771.16Sdbj#define MDB_ISPID(p) ((p) == mmupid) 1781.1Sdbj#endif 1791.1Sdbj 1801.16Sdbj 1811.1Sdbj#define NSIR 32 1821.16Sdbjvoid (*sir_routines[NSIR])(void *); 1831.1Sdbjvoid *sir_args[NSIR]; 1841.1Sdbjint next_sir; 1851.1Sdbj 1861.1Sdbj/* 1871.1Sdbj * trap and syscall both need the following work done before returning 1881.1Sdbj * to user mode. 1891.1Sdbj */ 1901.1Sdbjstatic inline void 1911.1Sdbjuserret(p, fp, oticks, faultaddr, fromtrap) 1921.1Sdbj struct proc *p; 1931.1Sdbj struct frame *fp; 1941.1Sdbj u_quad_t oticks; 1951.1Sdbj u_int faultaddr; 1961.1Sdbj int fromtrap; 1971.1Sdbj{ 1981.20Sthorpej int sig; 1991.1Sdbj#ifdef M68040 2001.1Sdbj int beenhere = 0; 2011.1Sdbj 2021.1Sdbjagain: 2031.1Sdbj#endif 2041.1Sdbj /* take pending signals */ 2051.1Sdbj while ((sig = CURSIG(p)) != 0) 2061.1Sdbj postsig(sig); 2071.1Sdbj p->p_priority = p->p_usrpri; 2081.1Sdbj if (want_resched) { 2091.1Sdbj /* 2101.20Sthorpej * We are being preempted. 2111.1Sdbj */ 2121.20Sthorpej preempt(NULL); 2131.1Sdbj while ((sig = CURSIG(p)) != 0) 2141.1Sdbj postsig(sig); 2151.1Sdbj } 2161.1Sdbj 2171.1Sdbj /* 2181.1Sdbj * If profiling, charge system time to the trapped pc. 2191.1Sdbj */ 2201.1Sdbj if (p->p_flag & P_PROFIL) { 2211.1Sdbj extern int psratio; 2221.1Sdbj 2231.1Sdbj addupc_task(p, fp->f_pc, 2241.1Sdbj (int)(p->p_sticks - oticks) * psratio); 2251.1Sdbj } 2261.1Sdbj#ifdef M68040 2271.1Sdbj /* 2281.1Sdbj * Deal with user mode writebacks (from trap, or from sigreturn). 2291.1Sdbj * If any writeback fails, go back and attempt signal delivery. 2301.1Sdbj * unless we have already been here and attempted the writeback 2311.1Sdbj * (e.g. bad address with user ignoring SIGSEGV). In that case 2321.1Sdbj * we just return to the user without sucessfully completing 2331.1Sdbj * the writebacks. Maybe we should just drop the sucker? 2341.1Sdbj */ 2351.16Sdbj if (cputype == CPU_68040 && fp->f_format == FMT7) { 2361.1Sdbj if (beenhere) { 2371.1Sdbj#ifdef DEBUG 2381.1Sdbj if (mmudebug & MDB_WBFAILED) 2391.1Sdbj printf(fromtrap ? 2401.1Sdbj "pid %d(%s): writeback aborted, pc=%x, fa=%x\n" : 2411.1Sdbj "pid %d(%s): writeback aborted in sigreturn, pc=%x\n", 2421.1Sdbj p->p_pid, p->p_comm, fp->f_pc, faultaddr); 2431.1Sdbj#endif 2441.16Sdbj } else if ((sig = writeback(fp, fromtrap))) { 2451.1Sdbj beenhere = 1; 2461.1Sdbj oticks = p->p_sticks; 2471.1Sdbj trapsignal(p, sig, faultaddr); 2481.1Sdbj goto again; 2491.1Sdbj } 2501.1Sdbj } 2511.1Sdbj#endif 2521.21Sthorpej curcpu()->ci_schedstate.spc_curpriority = p->p_priority; 2531.1Sdbj} 2541.1Sdbj 2551.1Sdbj/* 2561.28Sscw * Used by the common m68k syscall() and child_return() functions. 2571.28Sscw * XXX: Temporary until all m68k ports share common trap()/userret() code. 2581.28Sscw */ 2591.28Sscwvoid machine_userret(struct proc *, struct frame *, u_quad_t); 2601.28Sscw 2611.28Sscwvoid 2621.28Sscwmachine_userret(p, f, t) 2631.28Sscw struct proc *p; 2641.28Sscw struct frame *f; 2651.28Sscw u_quad_t t; 2661.28Sscw{ 2671.28Sscw 2681.28Sscw userret(p, f, t, 0, 0); 2691.28Sscw} 2701.28Sscw 2711.28Sscw/* 2721.1Sdbj * Trap is called from locore to handle most types of processor traps, 2731.1Sdbj * including events such as simulated software interrupts/AST's. 2741.1Sdbj * System calls are broken out for efficiency. 2751.1Sdbj */ 2761.1Sdbj/*ARGSUSED*/ 2771.16Sdbjvoid 2781.1Sdbjtrap(type, code, v, frame) 2791.1Sdbj int type; 2801.1Sdbj unsigned code; 2811.1Sdbj unsigned v; 2821.1Sdbj struct frame frame; 2831.1Sdbj{ 2841.1Sdbj extern char fubail[], subail[]; 2851.1Sdbj struct proc *p; 2861.16Sdbj int i, s; 2871.1Sdbj u_int ucode; 2881.16Sdbj u_quad_t sticks = 0 /* XXX initialiser works around compiler bug */; 2891.7Sdbj int bit; 2901.1Sdbj 2911.7Sdbj uvmexp.traps++; 2921.1Sdbj p = curproc; 2931.1Sdbj ucode = 0; 2941.16Sdbj 2951.16Sdbj /* I have verified that this DOES happen! -gwr */ 2961.16Sdbj if (p == NULL) 2971.16Sdbj p = &proc0; 2981.16Sdbj#ifdef DIAGNOSTIC 2991.16Sdbj if (p->p_addr == NULL) 3001.16Sdbj panic("trap: no pcb"); 3011.16Sdbj#endif 3021.16Sdbj 3031.1Sdbj if (USERMODE(frame.f_sr)) { 3041.1Sdbj type |= T_USER; 3051.1Sdbj sticks = p->p_sticks; 3061.1Sdbj p->p_md.md_regs = frame.f_regs; 3071.1Sdbj } 3081.1Sdbj switch (type) { 3091.1Sdbj 3101.1Sdbj default: 3111.14Sdbj dopanic: 3121.16Sdbj printf("trap type %d, code = 0x%x, v = 0x%x\n", type, code, v); 3131.16Sdbj printf("%s program counter = 0x%x\n", 3141.16Sdbj (type & T_USER) ? "user" : "kernel", frame.f_pc); 3151.14Sdbj /* 3161.14Sdbj * Let the kernel debugger see the trap frame that 3171.14Sdbj * caused us to panic. This is a convenience so 3181.14Sdbj * one can see registers at the point of failure. 3191.14Sdbj */ 3201.16Sdbj s = splhigh(); 3211.14Sdbj#ifdef KGDB 3221.14Sdbj /* If connected, step or cont returns 1 */ 3231.16Sdbj if (kgdb_trap(type, &frame)) 3241.14Sdbj goto kgdb_cont; 3251.14Sdbj#endif 3261.16Sdbj#ifdef DDB 3271.16Sdbj (void)kdb_trap(type, (db_regs_t *)&frame); 3281.1Sdbj#endif 3291.14Sdbj#ifdef KGDB 3301.14Sdbj kgdb_cont: 3311.14Sdbj#endif 3321.16Sdbj splx(s); 3331.14Sdbj if (panicstr) { 3341.16Sdbj printf("trap during panic!\n"); 3351.16Sdbj#ifdef DEBUG 3361.16Sdbj /* XXX should be a machine-dependent hook */ 3371.16Sdbj printf("(press a key)\n"); (void)cngetc(); 3381.16Sdbj#endif 3391.14Sdbj } 3401.1Sdbj regdump((struct trapframe *)&frame, 128); 3411.1Sdbj type &= ~T_USER; 3421.16Sdbj if ((u_int)type < trap_types) 3431.1Sdbj panic(trap_type[type]); 3441.1Sdbj panic("trap"); 3451.1Sdbj 3461.1Sdbj case T_BUSERR: /* kernel bus error */ 3471.16Sdbj if (p->p_addr->u_pcb.pcb_onfault == 0) 3481.1Sdbj goto dopanic; 3491.16Sdbj /* FALLTHROUGH */ 3501.16Sdbj 3511.16Sdbj copyfault: 3521.1Sdbj /* 3531.1Sdbj * If we have arranged to catch this fault in any of the 3541.1Sdbj * copy to/from user space routines, set PC to return to 3551.1Sdbj * indicated location and set flag informing buserror code 3561.1Sdbj * that it may need to clean up stack frame. 3571.1Sdbj */ 3581.1Sdbj frame.f_stackadj = exframesize[frame.f_format]; 3591.1Sdbj frame.f_format = frame.f_vector = 0; 3601.1Sdbj frame.f_pc = (int) p->p_addr->u_pcb.pcb_onfault; 3611.1Sdbj return; 3621.1Sdbj 3631.1Sdbj case T_BUSERR|T_USER: /* bus error */ 3641.1Sdbj case T_ADDRERR|T_USER: /* address error */ 3651.1Sdbj ucode = v; 3661.1Sdbj i = SIGBUS; 3671.1Sdbj break; 3681.1Sdbj 3691.1Sdbj case T_COPERR: /* kernel coprocessor violation */ 3701.1Sdbj case T_FMTERR|T_USER: /* do all RTE errors come in as T_USER? */ 3711.1Sdbj case T_FMTERR: /* ...just in case... */ 3721.1Sdbj /* 3731.1Sdbj * The user has most likely trashed the RTE or FP state info 3741.1Sdbj * in the stack frame of a signal handler. 3751.1Sdbj */ 3761.1Sdbj printf("pid %d: kernel %s exception\n", p->p_pid, 3771.1Sdbj type==T_COPERR ? "coprocessor" : "format"); 3781.1Sdbj type |= T_USER; 3791.6Sthorpej p->p_sigacts->ps_sigact[SIGILL].sa_handler = SIG_DFL; 3801.6Sthorpej sigdelset(&p->p_sigignore, SIGILL); 3811.6Sthorpej sigdelset(&p->p_sigcatch, SIGILL); 3821.6Sthorpej sigdelset(&p->p_sigmask, SIGILL); 3831.1Sdbj i = SIGILL; 3841.1Sdbj ucode = frame.f_format; /* XXX was ILL_RESAD_FAULT */ 3851.1Sdbj break; 3861.1Sdbj 3871.1Sdbj case T_COPERR|T_USER: /* user coprocessor violation */ 3881.1Sdbj /* What is a proper response here? */ 3891.1Sdbj ucode = 0; 3901.1Sdbj i = SIGFPE; 3911.1Sdbj break; 3921.1Sdbj 3931.1Sdbj case T_FPERR|T_USER: /* 68881 exceptions */ 3941.1Sdbj /* 3951.7Sdbj * We pass along the 68881 status register which locore stashed 3961.1Sdbj * in code for us. Note that there is a possibility that the 3971.7Sdbj * bit pattern of this register will conflict with one of the 3981.1Sdbj * FPE_* codes defined in signal.h. Fortunately for us, the 3991.1Sdbj * only such codes we use are all in the range 1-7 and the low 4001.7Sdbj * 3 bits of the status register are defined as 0 so there is 4011.1Sdbj * no clash. 4021.1Sdbj */ 4031.1Sdbj ucode = code; 4041.1Sdbj i = SIGFPE; 4051.1Sdbj break; 4061.1Sdbj 4071.1Sdbj#ifdef M68040 4081.1Sdbj case T_FPEMULI|T_USER: /* unimplemented FP instuction */ 4091.1Sdbj case T_FPEMULD|T_USER: /* unimplemented FP data type */ 4101.1Sdbj /* XXX need to FSAVE */ 4111.1Sdbj printf("pid %d(%s): unimplemented FP %s at %x (EA %x)\n", 4121.1Sdbj p->p_pid, p->p_comm, 4131.1Sdbj frame.f_format == 2 ? "instruction" : "data type", 4141.1Sdbj frame.f_pc, frame.f_fmt2.f_iaddr); 4151.1Sdbj /* XXX need to FRESTORE */ 4161.1Sdbj i = SIGFPE; 4171.1Sdbj break; 4181.1Sdbj#endif 4191.1Sdbj 4201.1Sdbj case T_ILLINST|T_USER: /* illegal instruction fault */ 4211.1Sdbj#ifdef COMPAT_HPUX 4221.1Sdbj if (p->p_emul == &emul_hpux) { 4231.1Sdbj ucode = HPUX_ILL_ILLINST_TRAP; 4241.1Sdbj i = SIGILL; 4251.1Sdbj break; 4261.1Sdbj } 4271.1Sdbj /* fall through */ 4281.1Sdbj#endif 4291.1Sdbj case T_PRIVINST|T_USER: /* privileged instruction fault */ 4301.1Sdbj#ifdef COMPAT_HPUX 4311.1Sdbj if (p->p_emul == &emul_hpux) 4321.1Sdbj ucode = HPUX_ILL_PRIV_TRAP; 4331.1Sdbj else 4341.1Sdbj#endif 4351.1Sdbj ucode = frame.f_format; /* XXX was ILL_PRIVIN_FAULT */ 4361.1Sdbj i = SIGILL; 4371.1Sdbj break; 4381.1Sdbj 4391.1Sdbj case T_ZERODIV|T_USER: /* Divide by zero */ 4401.1Sdbj#ifdef COMPAT_HPUX 4411.1Sdbj if (p->p_emul == &emul_hpux) 4421.1Sdbj ucode = HPUX_FPE_INTDIV_TRAP; 4431.1Sdbj else 4441.1Sdbj#endif 4451.1Sdbj ucode = frame.f_format; /* XXX was FPE_INTDIV_TRAP */ 4461.1Sdbj i = SIGFPE; 4471.1Sdbj break; 4481.1Sdbj 4491.1Sdbj case T_CHKINST|T_USER: /* CHK instruction trap */ 4501.1Sdbj#ifdef COMPAT_HPUX 4511.1Sdbj if (p->p_emul == &emul_hpux) { 4521.1Sdbj /* handled differently under hp-ux */ 4531.1Sdbj i = SIGILL; 4541.1Sdbj ucode = HPUX_ILL_CHK_TRAP; 4551.1Sdbj break; 4561.1Sdbj } 4571.1Sdbj#endif 4581.1Sdbj ucode = frame.f_format; /* XXX was FPE_SUBRNG_TRAP */ 4591.1Sdbj i = SIGFPE; 4601.1Sdbj break; 4611.1Sdbj 4621.1Sdbj case T_TRAPVINST|T_USER: /* TRAPV instruction trap */ 4631.1Sdbj#ifdef COMPAT_HPUX 4641.1Sdbj if (p->p_emul == &emul_hpux) { 4651.1Sdbj /* handled differently under hp-ux */ 4661.1Sdbj i = SIGILL; 4671.1Sdbj ucode = HPUX_ILL_TRAPV_TRAP; 4681.1Sdbj break; 4691.1Sdbj } 4701.1Sdbj#endif 4711.1Sdbj ucode = frame.f_format; /* XXX was FPE_INTOVF_TRAP */ 4721.1Sdbj i = SIGFPE; 4731.1Sdbj break; 4741.1Sdbj 4751.1Sdbj /* 4761.1Sdbj * XXX: Trace traps are a nightmare. 4771.1Sdbj * 4781.1Sdbj * HP-UX uses trap #1 for breakpoints, 4791.16Sdbj * NetBSD/m68k uses trap #2, 4801.1Sdbj * SUN 3.x uses trap #15, 4811.16Sdbj * DDB and KGDB uses trap #15 (for kernel breakpoints; 4821.16Sdbj * handled elsewhere). 4831.1Sdbj * 4841.16Sdbj * NetBSD and HP-UX traps both get mapped by locore.s into T_TRACE. 4851.1Sdbj * SUN 3.x traps get passed through as T_TRAP15 and are not really 4861.1Sdbj * supported yet. 4871.16Sdbj * 4881.17Sitohy * XXX: We should never get kernel-mode T_TRAP15 4891.16Sdbj * XXX: because locore.s now gives them special treatment. 4901.1Sdbj */ 4911.16Sdbj case T_TRAP15: /* kernel breakpoint */ 4921.16Sdbj#ifdef DEBUG 4931.16Sdbj printf("unexpected kernel trace trap, type = %d\n", type); 4941.16Sdbj printf("program counter = 0x%x\n", frame.f_pc); 4951.1Sdbj#endif 4961.1Sdbj frame.f_sr &= ~PSL_T; 4971.16Sdbj return; 4981.1Sdbj 4991.1Sdbj case T_TRACE|T_USER: /* user trace trap */ 5001.1Sdbj#ifdef COMPAT_SUNOS 5011.1Sdbj /* 5021.1Sdbj * SunOS uses Trap #2 for a "CPU cache flush". 5031.1Sdbj * Just flush the on-chip caches and return. 5041.1Sdbj */ 5051.1Sdbj if (p->p_emul == &emul_sunos) { 5061.1Sdbj ICIA(); 5071.1Sdbj DCIU(); 5081.1Sdbj return; 5091.1Sdbj } 5101.16Sdbj#endif 5111.17Sitohy /* FALLTHROUGH */ 5121.17Sitohy case T_TRACE: /* tracing a trap instruction */ 5131.17Sitohy case T_TRAP15|T_USER: /* SUN user trace trap */ 5141.1Sdbj frame.f_sr &= ~PSL_T; 5151.1Sdbj i = SIGTRAP; 5161.1Sdbj break; 5171.1Sdbj 5181.1Sdbj case T_ASTFLT: /* system async trap, cannot happen */ 5191.1Sdbj goto dopanic; 5201.1Sdbj 5211.1Sdbj case T_ASTFLT|T_USER: /* user async trap */ 5221.1Sdbj astpending = 0; 5231.1Sdbj /* 5241.1Sdbj * We check for software interrupts first. This is because 5251.1Sdbj * they are at a higher level than ASTs, and on a VAX would 5261.1Sdbj * interrupt the AST. We assume that if we are processing 5271.1Sdbj * an AST that we must be at IPL0 so we don't bother to 5281.1Sdbj * check. Note that we ensure that we are at least at SIR 5291.1Sdbj * IPL while processing the SIR. 5301.1Sdbj */ 5311.1Sdbj spl1(); 5321.1Sdbj /* fall into... */ 5331.1Sdbj 5341.1Sdbj case T_SSIR: /* software interrupt */ 5351.1Sdbj case T_SSIR|T_USER: 5361.16Sdbj while ((bit = ffs(ssir))) { 5371.1Sdbj --bit; 5381.1Sdbj ssir &= ~(1 << bit); 5391.7Sdbj uvmexp.softs++; 5401.1Sdbj if (sir_routines[bit]) 5411.1Sdbj sir_routines[bit](sir_args[bit]); 5421.1Sdbj } 5431.1Sdbj /* 5441.1Sdbj * If this was not an AST trap, we are all done. 5451.1Sdbj */ 5461.1Sdbj if (type != (T_ASTFLT|T_USER)) { 5471.16Sdbj uvmexp.traps--; 5481.1Sdbj return; 5491.1Sdbj } 5501.1Sdbj spl0(); 5511.1Sdbj if (p->p_flag & P_OWEUPC) { 5521.1Sdbj p->p_flag &= ~P_OWEUPC; 5531.1Sdbj ADDUPROF(p); 5541.1Sdbj } 5551.1Sdbj goto out; 5561.1Sdbj 5571.1Sdbj case T_MMUFLT: /* kernel mode page fault */ 5581.1Sdbj /* 5591.1Sdbj * If we were doing profiling ticks or other user mode 5601.1Sdbj * stuff from interrupt code, Just Say No. 5611.1Sdbj */ 5621.1Sdbj if (p->p_addr->u_pcb.pcb_onfault == fubail || 5631.1Sdbj p->p_addr->u_pcb.pcb_onfault == subail) 5641.1Sdbj goto copyfault; 5651.1Sdbj /* fall into ... */ 5661.1Sdbj 5671.1Sdbj case T_MMUFLT|T_USER: /* page fault */ 5681.1Sdbj { 5691.7Sdbj vaddr_t va; 5701.1Sdbj struct vmspace *vm = p->p_vmspace; 5711.1Sdbj vm_map_t map; 5721.1Sdbj int rv; 5731.1Sdbj vm_prot_t ftype; 5741.1Sdbj extern vm_map_t kernel_map; 5751.1Sdbj 5761.1Sdbj#ifdef DEBUG 5771.1Sdbj if ((mmudebug & MDB_WBFOLLOW) || MDB_ISPID(p->p_pid)) 5781.1Sdbj printf("trap: T_MMUFLT pid=%d, code=%x, v=%x, pc=%x, sr=%x\n", 5791.1Sdbj p->p_pid, code, v, frame.f_pc, frame.f_sr); 5801.1Sdbj#endif 5811.1Sdbj /* 5821.1Sdbj * It is only a kernel address space fault iff: 5831.1Sdbj * 1. (type & T_USER) == 0 and 5841.1Sdbj * 2. pcb_onfault not set or 5851.1Sdbj * 3. pcb_onfault set but supervisor space data fault 5861.1Sdbj * The last can occur during an exec() copyin where the 5871.1Sdbj * argument space is lazy-allocated. 5881.1Sdbj */ 5891.16Sdbj if ((type & T_USER) == 0 && 5901.16Sdbj ((p->p_addr->u_pcb.pcb_onfault == 0) || KDFAULT(code))) 5911.1Sdbj map = kernel_map; 5921.1Sdbj else 5931.16Sdbj map = vm ? &vm->vm_map : kernel_map; 5941.16Sdbj 5951.1Sdbj if (WRFAULT(code)) 5961.1Sdbj ftype = VM_PROT_READ | VM_PROT_WRITE; 5971.1Sdbj else 5981.1Sdbj ftype = VM_PROT_READ; 5991.16Sdbj 6001.7Sdbj va = trunc_page((vaddr_t)v); 6011.16Sdbj 6021.1Sdbj if (map == kernel_map && va == 0) { 6031.16Sdbj printf("trap: bad kernel %s access at 0x%x\n", 6041.16Sdbj (ftype & VM_PROT_WRITE) ? "read/write" : 6051.16Sdbj "read", v); 6061.1Sdbj goto dopanic; 6071.1Sdbj } 6081.16Sdbj 6091.1Sdbj#ifdef COMPAT_HPUX 6101.1Sdbj if (ISHPMMADDR(va)) { 6111.16Sdbj int pmap_mapmulti __P((pmap_t, vaddr_t)); 6121.7Sdbj vaddr_t bva; 6131.1Sdbj 6141.1Sdbj rv = pmap_mapmulti(map->pmap, va); 6151.1Sdbj if (rv != KERN_SUCCESS) { 6161.1Sdbj bva = HPMMBASEADDR(va); 6171.7Sdbj rv = uvm_fault(map, bva, 0, ftype); 6181.1Sdbj if (rv == KERN_SUCCESS) 6191.1Sdbj (void) pmap_mapmulti(map->pmap, va); 6201.1Sdbj } 6211.1Sdbj } else 6221.1Sdbj#endif 6231.7Sdbj rv = uvm_fault(map, va, 0, ftype); 6241.7Sdbj#ifdef DEBUG 6251.7Sdbj if (rv && MDB_ISPID(p->p_pid)) 6261.7Sdbj printf("uvm_fault(%p, 0x%lx, 0, 0x%x) -> 0x%x\n", 6271.16Sdbj map, va, ftype, rv); 6281.7Sdbj#endif 6291.1Sdbj /* 6301.1Sdbj * If this was a stack access we keep track of the maximum 6311.1Sdbj * accessed stack size. Also, if vm_fault gets a protection 6321.1Sdbj * failure it is due to accessing the stack region outside 6331.1Sdbj * the current limit and we need to reflect that as an access 6341.1Sdbj * error. 6351.1Sdbj */ 6361.16Sdbj if ((vm != NULL && (caddr_t)va >= vm->vm_maxsaddr) 6371.16Sdbj && map != kernel_map) { 6381.1Sdbj if (rv == KERN_SUCCESS) { 6391.1Sdbj unsigned nss; 6401.1Sdbj 6411.19Sragge nss = btoc(USRSTACK-(unsigned)va); 6421.1Sdbj if (nss > vm->vm_ssize) 6431.1Sdbj vm->vm_ssize = nss; 6441.1Sdbj } else if (rv == KERN_PROTECTION_FAILURE) 6451.1Sdbj rv = KERN_INVALID_ADDRESS; 6461.1Sdbj } 6471.1Sdbj if (rv == KERN_SUCCESS) { 6481.1Sdbj if (type == T_MMUFLT) { 6491.16Sdbj#ifdef M68040 6501.16Sdbj if (cputype == CPU_68040) 6511.1Sdbj (void) writeback(&frame, 1); 6521.1Sdbj#endif 6531.1Sdbj return; 6541.1Sdbj } 6551.1Sdbj goto out; 6561.1Sdbj } 6571.1Sdbj if (type == T_MMUFLT) { 6581.1Sdbj if (p->p_addr->u_pcb.pcb_onfault) 6591.1Sdbj goto copyfault; 6601.7Sdbj printf("uvm_fault(%p, 0x%lx, 0, 0x%x) -> 0x%x\n", 6611.16Sdbj map, va, ftype, rv); 6621.1Sdbj printf(" type %x, code [mmu,,ssw]: %x\n", 6631.1Sdbj type, code); 6641.1Sdbj goto dopanic; 6651.1Sdbj } 6661.1Sdbj ucode = v; 6671.11Schs if (rv == KERN_RESOURCE_SHORTAGE) { 6681.11Schs printf("UVM: pid %d (%s), uid %d killed: out of swap\n", 6691.11Schs p->p_pid, p->p_comm, 6701.11Schs p->p_cred && p->p_ucred ? 6711.11Schs p->p_ucred->cr_uid : -1); 6721.11Schs i = SIGKILL; 6731.11Schs } else { 6741.11Schs i = SIGSEGV; 6751.11Schs } 6761.1Sdbj break; 6771.1Sdbj } 6781.1Sdbj } 6791.1Sdbj trapsignal(p, i, ucode); 6801.1Sdbj if ((type & T_USER) == 0) 6811.1Sdbj return; 6821.1Sdbjout: 6831.1Sdbj userret(p, &frame, sticks, v, 1); 6841.1Sdbj} 6851.1Sdbj 6861.1Sdbj#ifdef M68040 6871.1Sdbj#ifdef DEBUG 6881.1Sdbjstruct writebackstats { 6891.1Sdbj int calls; 6901.1Sdbj int cpushes; 6911.1Sdbj int move16s; 6921.1Sdbj int wb1s, wb2s, wb3s; 6931.1Sdbj int wbsize[4]; 6941.1Sdbj} wbstats; 6951.1Sdbj 6961.1Sdbjchar *f7sz[] = { "longword", "byte", "word", "line" }; 6971.1Sdbjchar *f7tt[] = { "normal", "MOVE16", "AFC", "ACK" }; 6981.1Sdbjchar *f7tm[] = { "d-push", "u-data", "u-code", "M-data", 6991.1Sdbj "M-code", "k-data", "k-code", "RES" }; 7001.1Sdbjchar wberrstr[] = 7011.16Sdbj "WARNING: pid %d(%s) writeback [%s] failed, pc=%x fa=%x wba=%x wbd=%x\n"; 7021.1Sdbj#endif 7031.1Sdbj 7041.16Sdbjint 7051.1Sdbjwriteback(fp, docachepush) 7061.1Sdbj struct frame *fp; 7071.1Sdbj int docachepush; 7081.1Sdbj{ 7091.1Sdbj struct fmt7 *f = &fp->f_fmt7; 7101.1Sdbj struct proc *p = curproc; 7111.1Sdbj int err = 0; 7121.1Sdbj u_int fa; 7131.1Sdbj caddr_t oonfault = p->p_addr->u_pcb.pcb_onfault; 7141.15Sthorpej paddr_t pa; 7151.1Sdbj 7161.1Sdbj#ifdef DEBUG 7171.1Sdbj if ((mmudebug & MDB_WBFOLLOW) || MDB_ISPID(p->p_pid)) { 7181.1Sdbj printf(" pid=%d, fa=%x,", p->p_pid, f->f_fa); 7191.1Sdbj dumpssw(f->f_ssw); 7201.1Sdbj } 7211.1Sdbj wbstats.calls++; 7221.1Sdbj#endif 7231.1Sdbj /* 7241.1Sdbj * Deal with special cases first. 7251.1Sdbj */ 7261.1Sdbj if ((f->f_ssw & SSW4_TMMASK) == SSW4_TMDCP) { 7271.1Sdbj /* 7281.1Sdbj * Dcache push fault. 7291.1Sdbj * Line-align the address and write out the push data to 7301.1Sdbj * the indicated physical address. 7311.1Sdbj */ 7321.1Sdbj#ifdef DEBUG 7331.1Sdbj if ((mmudebug & MDB_WBFOLLOW) || MDB_ISPID(p->p_pid)) { 7341.1Sdbj printf(" pushing %s to PA %x, data %x", 7351.1Sdbj f7sz[(f->f_ssw & SSW4_SZMASK) >> 5], 7361.1Sdbj f->f_fa, f->f_pd0); 7371.1Sdbj if ((f->f_ssw & SSW4_SZMASK) == SSW4_SZLN) 7381.1Sdbj printf("/%x/%x/%x", 7391.1Sdbj f->f_pd1, f->f_pd2, f->f_pd3); 7401.1Sdbj printf("\n"); 7411.1Sdbj } 7421.1Sdbj if (f->f_wb1s & SSW4_WBSV) 7431.1Sdbj panic("writeback: cache push with WB1S valid"); 7441.1Sdbj wbstats.cpushes++; 7451.1Sdbj#endif 7461.1Sdbj /* 7471.1Sdbj * XXX there are security problems if we attempt to do a 7481.1Sdbj * cache push after a signal handler has been called. 7491.1Sdbj */ 7501.1Sdbj if (docachepush) { 7511.7Sdbj pmap_enter(pmap_kernel(), (vaddr_t)vmmap, 7521.18Sthorpej trunc_page(f->f_fa), VM_PROT_WRITE, 7531.18Sthorpej VM_PROT_WRITE|PMAP_WIRED); 7541.1Sdbj fa = (u_int)&vmmap[(f->f_fa & PGOFSET) & ~0xF]; 7551.1Sdbj bcopy((caddr_t)&f->f_pd0, (caddr_t)fa, 16); 7561.15Sthorpej (void) pmap_extract(pmap_kernel(), (vaddr_t)fa, &pa); 7571.15Sthorpej DCFL(pa); 7581.7Sdbj pmap_remove(pmap_kernel(), (vaddr_t)vmmap, 7591.7Sdbj (vaddr_t)&vmmap[NBPG]); 7601.1Sdbj } else 7611.1Sdbj printf("WARNING: pid %d(%s) uid %d: CPUSH not done\n", 7621.1Sdbj p->p_pid, p->p_comm, p->p_ucred->cr_uid); 7631.1Sdbj } else if ((f->f_ssw & (SSW4_RW|SSW4_TTMASK)) == SSW4_TTM16) { 7641.1Sdbj /* 7651.1Sdbj * MOVE16 fault. 7661.1Sdbj * Line-align the address and write out the push data to 7671.1Sdbj * the indicated virtual address. 7681.1Sdbj */ 7691.1Sdbj#ifdef DEBUG 7701.1Sdbj if ((mmudebug & MDB_WBFOLLOW) || MDB_ISPID(p->p_pid)) 7711.1Sdbj printf(" MOVE16 to VA %x(%x), data %x/%x/%x/%x\n", 7721.1Sdbj f->f_fa, f->f_fa & ~0xF, f->f_pd0, f->f_pd1, 7731.1Sdbj f->f_pd2, f->f_pd3); 7741.1Sdbj if (f->f_wb1s & SSW4_WBSV) 7751.1Sdbj panic("writeback: MOVE16 with WB1S valid"); 7761.1Sdbj wbstats.move16s++; 7771.1Sdbj#endif 7781.1Sdbj if (KDFAULT(f->f_wb1s)) 7791.1Sdbj bcopy((caddr_t)&f->f_pd0, (caddr_t)(f->f_fa & ~0xF), 16); 7801.1Sdbj else 7811.1Sdbj err = suline((caddr_t)(f->f_fa & ~0xF), (caddr_t)&f->f_pd0); 7821.1Sdbj if (err) { 7831.1Sdbj fa = f->f_fa & ~0xF; 7841.1Sdbj#ifdef DEBUG 7851.1Sdbj if (mmudebug & MDB_WBFAILED) 7861.1Sdbj printf(wberrstr, p->p_pid, p->p_comm, 7871.1Sdbj "MOVE16", fp->f_pc, f->f_fa, 7881.1Sdbj f->f_fa & ~0xF, f->f_pd0); 7891.1Sdbj#endif 7901.1Sdbj } 7911.1Sdbj } else if (f->f_wb1s & SSW4_WBSV) { 7921.1Sdbj /* 7931.1Sdbj * Writeback #1. 7941.1Sdbj * Position the "memory-aligned" data and write it out. 7951.1Sdbj */ 7961.1Sdbj u_int wb1d = f->f_wb1d; 7971.1Sdbj int off; 7981.1Sdbj 7991.1Sdbj#ifdef DEBUG 8001.1Sdbj if ((mmudebug & MDB_WBFOLLOW) || MDB_ISPID(p->p_pid)) 8011.1Sdbj dumpwb(1, f->f_wb1s, f->f_wb1a, f->f_wb1d); 8021.1Sdbj wbstats.wb1s++; 8031.1Sdbj wbstats.wbsize[(f->f_wb2s&SSW4_SZMASK)>>5]++; 8041.1Sdbj#endif 8051.1Sdbj off = (f->f_wb1a & 3) * 8; 8061.1Sdbj switch (f->f_wb1s & SSW4_SZMASK) { 8071.1Sdbj case SSW4_SZLW: 8081.1Sdbj if (off) 8091.1Sdbj wb1d = (wb1d >> (32 - off)) | (wb1d << off); 8101.1Sdbj if (KDFAULT(f->f_wb1s)) 8111.1Sdbj *(long *)f->f_wb1a = wb1d; 8121.1Sdbj else 8131.1Sdbj err = suword((caddr_t)f->f_wb1a, wb1d); 8141.1Sdbj break; 8151.1Sdbj case SSW4_SZB: 8161.1Sdbj off = 24 - off; 8171.1Sdbj if (off) 8181.1Sdbj wb1d >>= off; 8191.1Sdbj if (KDFAULT(f->f_wb1s)) 8201.1Sdbj *(char *)f->f_wb1a = wb1d; 8211.1Sdbj else 8221.1Sdbj err = subyte((caddr_t)f->f_wb1a, wb1d); 8231.1Sdbj break; 8241.1Sdbj case SSW4_SZW: 8251.1Sdbj off = (off + 16) % 32; 8261.1Sdbj if (off) 8271.1Sdbj wb1d = (wb1d >> (32 - off)) | (wb1d << off); 8281.1Sdbj if (KDFAULT(f->f_wb1s)) 8291.1Sdbj *(short *)f->f_wb1a = wb1d; 8301.1Sdbj else 8311.1Sdbj err = susword((caddr_t)f->f_wb1a, wb1d); 8321.1Sdbj break; 8331.1Sdbj } 8341.1Sdbj if (err) { 8351.1Sdbj fa = f->f_wb1a; 8361.1Sdbj#ifdef DEBUG 8371.1Sdbj if (mmudebug & MDB_WBFAILED) 8381.1Sdbj printf(wberrstr, p->p_pid, p->p_comm, 8391.1Sdbj "#1", fp->f_pc, f->f_fa, 8401.1Sdbj f->f_wb1a, f->f_wb1d); 8411.1Sdbj#endif 8421.1Sdbj } 8431.1Sdbj } 8441.1Sdbj /* 8451.1Sdbj * Deal with the "normal" writebacks. 8461.1Sdbj * 8471.1Sdbj * XXX writeback2 is known to reflect a LINE size writeback after 8481.1Sdbj * a MOVE16 was already dealt with above. Ignore it. 8491.1Sdbj */ 8501.1Sdbj if (err == 0 && (f->f_wb2s & SSW4_WBSV) && 8511.1Sdbj (f->f_wb2s & SSW4_SZMASK) != SSW4_SZLN) { 8521.1Sdbj#ifdef DEBUG 8531.1Sdbj if ((mmudebug & MDB_WBFOLLOW) || MDB_ISPID(p->p_pid)) 8541.1Sdbj dumpwb(2, f->f_wb2s, f->f_wb2a, f->f_wb2d); 8551.1Sdbj wbstats.wb2s++; 8561.1Sdbj wbstats.wbsize[(f->f_wb2s&SSW4_SZMASK)>>5]++; 8571.1Sdbj#endif 8581.1Sdbj switch (f->f_wb2s & SSW4_SZMASK) { 8591.1Sdbj case SSW4_SZLW: 8601.1Sdbj if (KDFAULT(f->f_wb2s)) 8611.1Sdbj *(long *)f->f_wb2a = f->f_wb2d; 8621.1Sdbj else 8631.1Sdbj err = suword((caddr_t)f->f_wb2a, f->f_wb2d); 8641.1Sdbj break; 8651.1Sdbj case SSW4_SZB: 8661.1Sdbj if (KDFAULT(f->f_wb2s)) 8671.1Sdbj *(char *)f->f_wb2a = f->f_wb2d; 8681.1Sdbj else 8691.1Sdbj err = subyte((caddr_t)f->f_wb2a, f->f_wb2d); 8701.1Sdbj break; 8711.1Sdbj case SSW4_SZW: 8721.1Sdbj if (KDFAULT(f->f_wb2s)) 8731.1Sdbj *(short *)f->f_wb2a = f->f_wb2d; 8741.1Sdbj else 8751.1Sdbj err = susword((caddr_t)f->f_wb2a, f->f_wb2d); 8761.1Sdbj break; 8771.1Sdbj } 8781.1Sdbj if (err) { 8791.1Sdbj fa = f->f_wb2a; 8801.1Sdbj#ifdef DEBUG 8811.1Sdbj if (mmudebug & MDB_WBFAILED) { 8821.1Sdbj printf(wberrstr, p->p_pid, p->p_comm, 8831.1Sdbj "#2", fp->f_pc, f->f_fa, 8841.1Sdbj f->f_wb2a, f->f_wb2d); 8851.1Sdbj dumpssw(f->f_ssw); 8861.1Sdbj dumpwb(2, f->f_wb2s, f->f_wb2a, f->f_wb2d); 8871.1Sdbj } 8881.1Sdbj#endif 8891.1Sdbj } 8901.1Sdbj } 8911.1Sdbj if (err == 0 && (f->f_wb3s & SSW4_WBSV)) { 8921.1Sdbj#ifdef DEBUG 8931.1Sdbj if ((mmudebug & MDB_WBFOLLOW) || MDB_ISPID(p->p_pid)) 8941.1Sdbj dumpwb(3, f->f_wb3s, f->f_wb3a, f->f_wb3d); 8951.1Sdbj wbstats.wb3s++; 8961.1Sdbj wbstats.wbsize[(f->f_wb3s&SSW4_SZMASK)>>5]++; 8971.1Sdbj#endif 8981.1Sdbj switch (f->f_wb3s & SSW4_SZMASK) { 8991.1Sdbj case SSW4_SZLW: 9001.1Sdbj if (KDFAULT(f->f_wb3s)) 9011.1Sdbj *(long *)f->f_wb3a = f->f_wb3d; 9021.1Sdbj else 9031.1Sdbj err = suword((caddr_t)f->f_wb3a, f->f_wb3d); 9041.1Sdbj break; 9051.1Sdbj case SSW4_SZB: 9061.1Sdbj if (KDFAULT(f->f_wb3s)) 9071.1Sdbj *(char *)f->f_wb3a = f->f_wb3d; 9081.1Sdbj else 9091.1Sdbj err = subyte((caddr_t)f->f_wb3a, f->f_wb3d); 9101.1Sdbj break; 9111.1Sdbj case SSW4_SZW: 9121.1Sdbj if (KDFAULT(f->f_wb3s)) 9131.1Sdbj *(short *)f->f_wb3a = f->f_wb3d; 9141.1Sdbj else 9151.1Sdbj err = susword((caddr_t)f->f_wb3a, f->f_wb3d); 9161.1Sdbj break; 9171.1Sdbj#ifdef DEBUG 9181.1Sdbj case SSW4_SZLN: 9191.1Sdbj panic("writeback: wb3s indicates LINE write"); 9201.1Sdbj#endif 9211.1Sdbj } 9221.1Sdbj if (err) { 9231.1Sdbj fa = f->f_wb3a; 9241.1Sdbj#ifdef DEBUG 9251.1Sdbj if (mmudebug & MDB_WBFAILED) 9261.1Sdbj printf(wberrstr, p->p_pid, p->p_comm, 9271.1Sdbj "#3", fp->f_pc, f->f_fa, 9281.1Sdbj f->f_wb3a, f->f_wb3d); 9291.1Sdbj#endif 9301.1Sdbj } 9311.1Sdbj } 9321.1Sdbj p->p_addr->u_pcb.pcb_onfault = oonfault; 9331.1Sdbj if (err) 9341.1Sdbj err = SIGSEGV; 9351.16Sdbj return (err); 9361.1Sdbj} 9371.1Sdbj 9381.1Sdbj#ifdef DEBUG 9391.16Sdbjvoid 9401.1Sdbjdumpssw(ssw) 9411.1Sdbj u_short ssw; 9421.1Sdbj{ 9431.1Sdbj printf(" SSW: %x: ", ssw); 9441.1Sdbj if (ssw & SSW4_CP) 9451.1Sdbj printf("CP,"); 9461.1Sdbj if (ssw & SSW4_CU) 9471.1Sdbj printf("CU,"); 9481.1Sdbj if (ssw & SSW4_CT) 9491.1Sdbj printf("CT,"); 9501.1Sdbj if (ssw & SSW4_CM) 9511.1Sdbj printf("CM,"); 9521.1Sdbj if (ssw & SSW4_MA) 9531.1Sdbj printf("MA,"); 9541.1Sdbj if (ssw & SSW4_ATC) 9551.1Sdbj printf("ATC,"); 9561.1Sdbj if (ssw & SSW4_LK) 9571.1Sdbj printf("LK,"); 9581.1Sdbj if (ssw & SSW4_RW) 9591.1Sdbj printf("RW,"); 9601.1Sdbj printf(" SZ=%s, TT=%s, TM=%s\n", 9611.1Sdbj f7sz[(ssw & SSW4_SZMASK) >> 5], 9621.1Sdbj f7tt[(ssw & SSW4_TTMASK) >> 3], 9631.1Sdbj f7tm[ssw & SSW4_TMMASK]); 9641.1Sdbj} 9651.1Sdbj 9661.16Sdbjvoid 9671.1Sdbjdumpwb(num, s, a, d) 9681.1Sdbj int num; 9691.1Sdbj u_short s; 9701.1Sdbj u_int a, d; 9711.1Sdbj{ 9721.1Sdbj struct proc *p = curproc; 9731.7Sdbj paddr_t pa; 9741.1Sdbj 9751.1Sdbj printf(" writeback #%d: VA %x, data %x, SZ=%s, TT=%s, TM=%s\n", 9761.1Sdbj num, a, d, f7sz[(s & SSW4_SZMASK) >> 5], 9771.1Sdbj f7tt[(s & SSW4_TTMASK) >> 3], f7tm[s & SSW4_TMMASK]); 9781.16Sdbj printf(" PA "); 9791.15Sthorpej if (pmap_extract(p->p_vmspace->vm_map.pmap, (vaddr_t)a, &pa) == FALSE) 9801.1Sdbj printf("<invalid address>"); 9811.1Sdbj else 9821.16Sdbj printf("%lx, current value %lx", pa, fuword((caddr_t)a)); 9831.1Sdbj printf("\n"); 9841.1Sdbj} 9851.1Sdbj#endif 9861.1Sdbj#endif 9871.1Sdbj 9881.1Sdbj/* 9891.1Sdbj * Allocation routines for software interrupts. 9901.1Sdbj */ 9911.1Sdbju_long 9921.1Sdbjallocate_sir(proc, arg) 9931.16Sdbj void (*proc)(void *); 9941.1Sdbj void *arg; 9951.1Sdbj{ 9961.1Sdbj int bit; 9971.1Sdbj 9981.1Sdbj if( next_sir >= NSIR ) 9991.1Sdbj panic("allocate_sir: none left"); 10001.1Sdbj bit = next_sir++; 10011.1Sdbj sir_routines[bit] = proc; 10021.1Sdbj sir_args[bit] = arg; 10031.1Sdbj return (1 << bit); 10041.1Sdbj} 10051.1Sdbj 10061.1Sdbjvoid 10071.1Sdbjinit_sir() 10081.1Sdbj{ 10091.16Sdbj extern void netintr(void); 10101.1Sdbj 10111.16Sdbj sir_routines[0] = (void (*)(void *))netintr; 10121.16Sdbj sir_routines[1] = (void (*)(void *))softclock; 10131.1Sdbj next_sir = 2; 10141.1Sdbj} 1015