11.1Sjmcneill/*	$NetBSD: qcom,gcc-mdm9615.h,v 1.1.1.2 2020/01/03 14:33:04 skrll Exp $	*/
21.1Sjmcneill
31.1.1.2Sskrll/* SPDX-License-Identifier: GPL-2.0-only */
41.1Sjmcneill/*
51.1Sjmcneill * Copyright (c) 2013, The Linux Foundation. All rights reserved.
61.1Sjmcneill * Copyright (c) BayLibre, SAS.
71.1Sjmcneill * Author : Neil Armstrong <narmstrong@baylibre.com>
81.1Sjmcneill */
91.1Sjmcneill
101.1Sjmcneill#ifndef _DT_BINDINGS_CLK_MDM_GCC_9615_H
111.1Sjmcneill#define _DT_BINDINGS_CLK_MDM_GCC_9615_H
121.1Sjmcneill
131.1Sjmcneill#define AFAB_CLK_SRC				0
141.1Sjmcneill#define AFAB_CORE_CLK				1
151.1Sjmcneill#define SFAB_MSS_Q6_SW_A_CLK			2
161.1Sjmcneill#define SFAB_MSS_Q6_FW_A_CLK			3
171.1Sjmcneill#define QDSS_STM_CLK				4
181.1Sjmcneill#define SCSS_A_CLK				5
191.1Sjmcneill#define SCSS_H_CLK				6
201.1Sjmcneill#define SCSS_XO_SRC_CLK				7
211.1Sjmcneill#define AFAB_EBI1_CH0_A_CLK			8
221.1Sjmcneill#define AFAB_EBI1_CH1_A_CLK			9
231.1Sjmcneill#define AFAB_AXI_S0_FCLK			10
241.1Sjmcneill#define AFAB_AXI_S1_FCLK			11
251.1Sjmcneill#define AFAB_AXI_S2_FCLK			12
261.1Sjmcneill#define AFAB_AXI_S3_FCLK			13
271.1Sjmcneill#define AFAB_AXI_S4_FCLK			14
281.1Sjmcneill#define SFAB_CORE_CLK				15
291.1Sjmcneill#define SFAB_AXI_S0_FCLK			16
301.1Sjmcneill#define SFAB_AXI_S1_FCLK			17
311.1Sjmcneill#define SFAB_AXI_S2_FCLK			18
321.1Sjmcneill#define SFAB_AXI_S3_FCLK			19
331.1Sjmcneill#define SFAB_AXI_S4_FCLK			20
341.1Sjmcneill#define SFAB_AHB_S0_FCLK			21
351.1Sjmcneill#define SFAB_AHB_S1_FCLK			22
361.1Sjmcneill#define SFAB_AHB_S2_FCLK			23
371.1Sjmcneill#define SFAB_AHB_S3_FCLK			24
381.1Sjmcneill#define SFAB_AHB_S4_FCLK			25
391.1Sjmcneill#define SFAB_AHB_S5_FCLK			26
401.1Sjmcneill#define SFAB_AHB_S6_FCLK			27
411.1Sjmcneill#define SFAB_AHB_S7_FCLK			28
421.1Sjmcneill#define QDSS_AT_CLK_SRC				29
431.1Sjmcneill#define QDSS_AT_CLK				30
441.1Sjmcneill#define QDSS_TRACECLKIN_CLK_SRC			31
451.1Sjmcneill#define QDSS_TRACECLKIN_CLK			32
461.1Sjmcneill#define QDSS_TSCTR_CLK_SRC			33
471.1Sjmcneill#define QDSS_TSCTR_CLK				34
481.1Sjmcneill#define SFAB_ADM0_M0_A_CLK			35
491.1Sjmcneill#define SFAB_ADM0_M1_A_CLK			36
501.1Sjmcneill#define SFAB_ADM0_M2_H_CLK			37
511.1Sjmcneill#define ADM0_CLK				38
521.1Sjmcneill#define ADM0_PBUS_CLK				39
531.1Sjmcneill#define MSS_XPU_CLK				40
541.1Sjmcneill#define IMEM0_A_CLK				41
551.1Sjmcneill#define QDSS_H_CLK				42
561.1Sjmcneill#define PCIE_A_CLK				43
571.1Sjmcneill#define PCIE_AUX_CLK				44
581.1Sjmcneill#define PCIE_PHY_REF_CLK			45
591.1Sjmcneill#define PCIE_H_CLK				46
601.1Sjmcneill#define SFAB_CLK_SRC				47
611.1Sjmcneill#define MAHB0_CLK				48
621.1Sjmcneill#define Q6SW_CLK_SRC				49
631.1Sjmcneill#define Q6SW_CLK				50
641.1Sjmcneill#define Q6FW_CLK_SRC				51
651.1Sjmcneill#define Q6FW_CLK				52
661.1Sjmcneill#define SFAB_MSS_M_A_CLK			53
671.1Sjmcneill#define SFAB_USB3_M_A_CLK			54
681.1Sjmcneill#define SFAB_LPASS_Q6_A_CLK			55
691.1Sjmcneill#define SFAB_AFAB_M_A_CLK			56
701.1Sjmcneill#define AFAB_SFAB_M0_A_CLK			57
711.1Sjmcneill#define AFAB_SFAB_M1_A_CLK			58
721.1Sjmcneill#define SFAB_SATA_S_H_CLK			59
731.1Sjmcneill#define DFAB_CLK_SRC				60
741.1Sjmcneill#define DFAB_CLK				61
751.1Sjmcneill#define SFAB_DFAB_M_A_CLK			62
761.1Sjmcneill#define DFAB_SFAB_M_A_CLK			63
771.1Sjmcneill#define DFAB_SWAY0_H_CLK			64
781.1Sjmcneill#define DFAB_SWAY1_H_CLK			65
791.1Sjmcneill#define DFAB_ARB0_H_CLK				66
801.1Sjmcneill#define DFAB_ARB1_H_CLK				67
811.1Sjmcneill#define PPSS_H_CLK				68
821.1Sjmcneill#define PPSS_PROC_CLK				69
831.1Sjmcneill#define PPSS_TIMER0_CLK				70
841.1Sjmcneill#define PPSS_TIMER1_CLK				71
851.1Sjmcneill#define PMEM_A_CLK				72
861.1Sjmcneill#define DMA_BAM_H_CLK				73
871.1Sjmcneill#define SIC_H_CLK				74
881.1Sjmcneill#define SPS_TIC_H_CLK				75
891.1Sjmcneill#define SLIMBUS_H_CLK				76
901.1Sjmcneill#define SLIMBUS_XO_SRC_CLK			77
911.1Sjmcneill#define CFPB_2X_CLK_SRC				78
921.1Sjmcneill#define CFPB_CLK				79
931.1Sjmcneill#define CFPB0_H_CLK				80
941.1Sjmcneill#define CFPB1_H_CLK				81
951.1Sjmcneill#define CFPB2_H_CLK				82
961.1Sjmcneill#define SFAB_CFPB_M_H_CLK			83
971.1Sjmcneill#define CFPB_MASTER_H_CLK			84
981.1Sjmcneill#define SFAB_CFPB_S_H_CLK			85
991.1Sjmcneill#define CFPB_SPLITTER_H_CLK			86
1001.1Sjmcneill#define TSIF_H_CLK				87
1011.1Sjmcneill#define TSIF_INACTIVITY_TIMERS_CLK		88
1021.1Sjmcneill#define TSIF_REF_SRC				89
1031.1Sjmcneill#define TSIF_REF_CLK				90
1041.1Sjmcneill#define CE1_H_CLK				91
1051.1Sjmcneill#define CE1_CORE_CLK				92
1061.1Sjmcneill#define CE1_SLEEP_CLK				93
1071.1Sjmcneill#define CE2_H_CLK				94
1081.1Sjmcneill#define CE2_CORE_CLK				95
1091.1Sjmcneill#define SFPB_H_CLK_SRC				97
1101.1Sjmcneill#define SFPB_H_CLK				98
1111.1Sjmcneill#define SFAB_SFPB_M_H_CLK			99
1121.1Sjmcneill#define SFAB_SFPB_S_H_CLK			100
1131.1Sjmcneill#define RPM_PROC_CLK				101
1141.1Sjmcneill#define RPM_BUS_H_CLK				102
1151.1Sjmcneill#define RPM_SLEEP_CLK				103
1161.1Sjmcneill#define RPM_TIMER_CLK				104
1171.1Sjmcneill#define RPM_MSG_RAM_H_CLK			105
1181.1Sjmcneill#define PMIC_ARB0_H_CLK				106
1191.1Sjmcneill#define PMIC_ARB1_H_CLK				107
1201.1Sjmcneill#define PMIC_SSBI2_SRC				108
1211.1Sjmcneill#define PMIC_SSBI2_CLK				109
1221.1Sjmcneill#define SDC1_H_CLK				110
1231.1Sjmcneill#define SDC2_H_CLK				111
1241.1Sjmcneill#define SDC3_H_CLK				112
1251.1Sjmcneill#define SDC4_H_CLK				113
1261.1Sjmcneill#define SDC5_H_CLK				114
1271.1Sjmcneill#define SDC1_SRC				115
1281.1Sjmcneill#define SDC2_SRC				116
1291.1Sjmcneill#define SDC3_SRC				117
1301.1Sjmcneill#define SDC4_SRC				118
1311.1Sjmcneill#define SDC5_SRC				119
1321.1Sjmcneill#define SDC1_CLK				120
1331.1Sjmcneill#define SDC2_CLK				121
1341.1Sjmcneill#define SDC3_CLK				122
1351.1Sjmcneill#define SDC4_CLK				123
1361.1Sjmcneill#define SDC5_CLK				124
1371.1Sjmcneill#define DFAB_A2_H_CLK				125
1381.1Sjmcneill#define USB_HS1_H_CLK				126
1391.1Sjmcneill#define USB_HS1_XCVR_SRC			127
1401.1Sjmcneill#define USB_HS1_XCVR_CLK			128
1411.1Sjmcneill#define USB_HSIC_H_CLK				129
1421.1Sjmcneill#define USB_HSIC_XCVR_FS_SRC			130
1431.1Sjmcneill#define USB_HSIC_XCVR_FS_CLK			131
1441.1Sjmcneill#define USB_HSIC_SYSTEM_CLK_SRC			132
1451.1Sjmcneill#define USB_HSIC_SYSTEM_CLK			133
1461.1Sjmcneill#define CFPB0_C0_H_CLK				134
1471.1Sjmcneill#define CFPB0_C1_H_CLK				135
1481.1Sjmcneill#define CFPB0_D0_H_CLK				136
1491.1Sjmcneill#define CFPB0_D1_H_CLK				137
1501.1Sjmcneill#define USB_FS1_H_CLK				138
1511.1Sjmcneill#define USB_FS1_XCVR_FS_SRC			139
1521.1Sjmcneill#define USB_FS1_XCVR_FS_CLK			140
1531.1Sjmcneill#define USB_FS1_SYSTEM_CLK			141
1541.1Sjmcneill#define USB_FS2_H_CLK				142
1551.1Sjmcneill#define USB_FS2_XCVR_FS_SRC			143
1561.1Sjmcneill#define USB_FS2_XCVR_FS_CLK			144
1571.1Sjmcneill#define USB_FS2_SYSTEM_CLK			145
1581.1Sjmcneill#define GSBI_COMMON_SIM_SRC			146
1591.1Sjmcneill#define GSBI1_H_CLK				147
1601.1Sjmcneill#define GSBI2_H_CLK				148
1611.1Sjmcneill#define GSBI3_H_CLK				149
1621.1Sjmcneill#define GSBI4_H_CLK				150
1631.1Sjmcneill#define GSBI5_H_CLK				151
1641.1Sjmcneill#define GSBI6_H_CLK				152
1651.1Sjmcneill#define GSBI7_H_CLK				153
1661.1Sjmcneill#define GSBI8_H_CLK				154
1671.1Sjmcneill#define GSBI9_H_CLK				155
1681.1Sjmcneill#define GSBI10_H_CLK				156
1691.1Sjmcneill#define GSBI11_H_CLK				157
1701.1Sjmcneill#define GSBI12_H_CLK				158
1711.1Sjmcneill#define GSBI1_UART_SRC				159
1721.1Sjmcneill#define GSBI1_UART_CLK				160
1731.1Sjmcneill#define GSBI2_UART_SRC				161
1741.1Sjmcneill#define GSBI2_UART_CLK				162
1751.1Sjmcneill#define GSBI3_UART_SRC				163
1761.1Sjmcneill#define GSBI3_UART_CLK				164
1771.1Sjmcneill#define GSBI4_UART_SRC				165
1781.1Sjmcneill#define GSBI4_UART_CLK				166
1791.1Sjmcneill#define GSBI5_UART_SRC				167
1801.1Sjmcneill#define GSBI5_UART_CLK				168
1811.1Sjmcneill#define GSBI6_UART_SRC				169
1821.1Sjmcneill#define GSBI6_UART_CLK				170
1831.1Sjmcneill#define GSBI7_UART_SRC				171
1841.1Sjmcneill#define GSBI7_UART_CLK				172
1851.1Sjmcneill#define GSBI8_UART_SRC				173
1861.1Sjmcneill#define GSBI8_UART_CLK				174
1871.1Sjmcneill#define GSBI9_UART_SRC				175
1881.1Sjmcneill#define GSBI9_UART_CLK				176
1891.1Sjmcneill#define GSBI10_UART_SRC				177
1901.1Sjmcneill#define GSBI10_UART_CLK				178
1911.1Sjmcneill#define GSBI11_UART_SRC				179
1921.1Sjmcneill#define GSBI11_UART_CLK				180
1931.1Sjmcneill#define GSBI12_UART_SRC				181
1941.1Sjmcneill#define GSBI12_UART_CLK				182
1951.1Sjmcneill#define GSBI1_QUP_SRC				183
1961.1Sjmcneill#define GSBI1_QUP_CLK				184
1971.1Sjmcneill#define GSBI2_QUP_SRC				185
1981.1Sjmcneill#define GSBI2_QUP_CLK				186
1991.1Sjmcneill#define GSBI3_QUP_SRC				187
2001.1Sjmcneill#define GSBI3_QUP_CLK				188
2011.1Sjmcneill#define GSBI4_QUP_SRC				189
2021.1Sjmcneill#define GSBI4_QUP_CLK				190
2031.1Sjmcneill#define GSBI5_QUP_SRC				191
2041.1Sjmcneill#define GSBI5_QUP_CLK				192
2051.1Sjmcneill#define GSBI6_QUP_SRC				193
2061.1Sjmcneill#define GSBI6_QUP_CLK				194
2071.1Sjmcneill#define GSBI7_QUP_SRC				195
2081.1Sjmcneill#define GSBI7_QUP_CLK				196
2091.1Sjmcneill#define GSBI8_QUP_SRC				197
2101.1Sjmcneill#define GSBI8_QUP_CLK				198
2111.1Sjmcneill#define GSBI9_QUP_SRC				199
2121.1Sjmcneill#define GSBI9_QUP_CLK				200
2131.1Sjmcneill#define GSBI10_QUP_SRC				201
2141.1Sjmcneill#define GSBI10_QUP_CLK				202
2151.1Sjmcneill#define GSBI11_QUP_SRC				203
2161.1Sjmcneill#define GSBI11_QUP_CLK				204
2171.1Sjmcneill#define GSBI12_QUP_SRC				205
2181.1Sjmcneill#define GSBI12_QUP_CLK				206
2191.1Sjmcneill#define GSBI1_SIM_CLK				207
2201.1Sjmcneill#define GSBI2_SIM_CLK				208
2211.1Sjmcneill#define GSBI3_SIM_CLK				209
2221.1Sjmcneill#define GSBI4_SIM_CLK				210
2231.1Sjmcneill#define GSBI5_SIM_CLK				211
2241.1Sjmcneill#define GSBI6_SIM_CLK				212
2251.1Sjmcneill#define GSBI7_SIM_CLK				213
2261.1Sjmcneill#define GSBI8_SIM_CLK				214
2271.1Sjmcneill#define GSBI9_SIM_CLK				215
2281.1Sjmcneill#define GSBI10_SIM_CLK				216
2291.1Sjmcneill#define GSBI11_SIM_CLK				217
2301.1Sjmcneill#define GSBI12_SIM_CLK				218
2311.1Sjmcneill#define USB_HSIC_HSIC_CLK_SRC			219
2321.1Sjmcneill#define USB_HSIC_HSIC_CLK			220
2331.1Sjmcneill#define USB_HSIC_HSIO_CAL_CLK			221
2341.1Sjmcneill#define SPDM_CFG_H_CLK				222
2351.1Sjmcneill#define SPDM_MSTR_H_CLK				223
2361.1Sjmcneill#define SPDM_FF_CLK_SRC				224
2371.1Sjmcneill#define SPDM_FF_CLK				225
2381.1Sjmcneill#define SEC_CTRL_CLK				226
2391.1Sjmcneill#define SEC_CTRL_ACC_CLK_SRC			227
2401.1Sjmcneill#define SEC_CTRL_ACC_CLK			228
2411.1Sjmcneill#define TLMM_H_CLK				229
2421.1Sjmcneill#define TLMM_CLK				230
2431.1Sjmcneill#define SFAB_MSS_S_H_CLK			231
2441.1Sjmcneill#define MSS_SLP_CLK				232
2451.1Sjmcneill#define MSS_Q6SW_JTAG_CLK			233
2461.1Sjmcneill#define MSS_Q6FW_JTAG_CLK			234
2471.1Sjmcneill#define MSS_S_H_CLK				235
2481.1Sjmcneill#define MSS_CXO_SRC_CLK				236
2491.1Sjmcneill#define SATA_H_CLK				237
2501.1Sjmcneill#define SATA_CLK_SRC				238
2511.1Sjmcneill#define SATA_RXOOB_CLK				239
2521.1Sjmcneill#define SATA_PMALIVE_CLK			240
2531.1Sjmcneill#define SATA_PHY_REF_CLK			241
2541.1Sjmcneill#define TSSC_CLK_SRC				242
2551.1Sjmcneill#define TSSC_CLK				243
2561.1Sjmcneill#define PDM_SRC					244
2571.1Sjmcneill#define PDM_CLK					245
2581.1Sjmcneill#define GP0_SRC					246
2591.1Sjmcneill#define GP0_CLK					247
2601.1Sjmcneill#define GP1_SRC					248
2611.1Sjmcneill#define GP1_CLK					249
2621.1Sjmcneill#define GP2_SRC					250
2631.1Sjmcneill#define GP2_CLK					251
2641.1Sjmcneill#define MPM_CLK					252
2651.1Sjmcneill#define EBI1_CLK_SRC				253
2661.1Sjmcneill#define EBI1_CH0_CLK				254
2671.1Sjmcneill#define EBI1_CH1_CLK				255
2681.1Sjmcneill#define EBI1_2X_CLK				256
2691.1Sjmcneill#define EBI1_CH0_DQ_CLK				257
2701.1Sjmcneill#define EBI1_CH1_DQ_CLK				258
2711.1Sjmcneill#define EBI1_CH0_CA_CLK				259
2721.1Sjmcneill#define EBI1_CH1_CA_CLK				260
2731.1Sjmcneill#define EBI1_XO_CLK				261
2741.1Sjmcneill#define SFAB_SMPSS_S_H_CLK			262
2751.1Sjmcneill#define PRNG_SRC				263
2761.1Sjmcneill#define PRNG_CLK				264
2771.1Sjmcneill#define PXO_SRC					265
2781.1Sjmcneill#define LPASS_CXO_CLK				266
2791.1Sjmcneill#define LPASS_PXO_CLK				267
2801.1Sjmcneill#define SPDM_CY_PORT0_CLK			268
2811.1Sjmcneill#define SPDM_CY_PORT1_CLK			269
2821.1Sjmcneill#define SPDM_CY_PORT2_CLK			270
2831.1Sjmcneill#define SPDM_CY_PORT3_CLK			271
2841.1Sjmcneill#define SPDM_CY_PORT4_CLK			272
2851.1Sjmcneill#define SPDM_CY_PORT5_CLK			273
2861.1Sjmcneill#define SPDM_CY_PORT6_CLK			274
2871.1Sjmcneill#define SPDM_CY_PORT7_CLK			275
2881.1Sjmcneill#define PLL0					276
2891.1Sjmcneill#define PLL0_VOTE				277
2901.1Sjmcneill#define PLL3					278
2911.1Sjmcneill#define PLL3_VOTE				279
2921.1Sjmcneill#define PLL4_VOTE				280
2931.1Sjmcneill#define PLL5					281
2941.1Sjmcneill#define PLL5_VOTE				282
2951.1Sjmcneill#define PLL6					283
2961.1Sjmcneill#define PLL6_VOTE				284
2971.1Sjmcneill#define PLL7_VOTE				285
2981.1Sjmcneill#define PLL8					286
2991.1Sjmcneill#define PLL8_VOTE				287
3001.1Sjmcneill#define PLL9					288
3011.1Sjmcneill#define PLL10					289
3021.1Sjmcneill#define PLL11					290
3031.1Sjmcneill#define PLL12					291
3041.1Sjmcneill#define PLL13					292
3051.1Sjmcneill#define PLL14					293
3061.1Sjmcneill#define PLL14_VOTE				294
3071.1Sjmcneill#define USB_HS3_H_CLK				295
3081.1Sjmcneill#define USB_HS3_XCVR_SRC			296
3091.1Sjmcneill#define USB_HS3_XCVR_CLK			297
3101.1Sjmcneill#define USB_HS4_H_CLK				298
3111.1Sjmcneill#define USB_HS4_XCVR_SRC			299
3121.1Sjmcneill#define USB_HS4_XCVR_CLK			300
3131.1Sjmcneill#define SATA_PHY_CFG_CLK			301
3141.1Sjmcneill#define SATA_A_CLK				302
3151.1Sjmcneill#define CE3_SRC					303
3161.1Sjmcneill#define CE3_CORE_CLK				304
3171.1Sjmcneill#define CE3_H_CLK				305
3181.1Sjmcneill#define USB_HS1_SYSTEM_CLK_SRC			306
3191.1Sjmcneill#define USB_HS1_SYSTEM_CLK			307
3201.1Sjmcneill#define EBI2_CLK				308
3211.1Sjmcneill#define EBI2_AON_CLK				309
3221.1Sjmcneill
3231.1Sjmcneill#endif
324