11.1Sjmcneill/*	$NetBSD: qcom,gcc-msm8660.h,v 1.1.1.2 2020/01/03 14:33:05 skrll Exp $	*/
21.1Sjmcneill
31.1.1.2Sskrll/* SPDX-License-Identifier: GPL-2.0-only */
41.1Sjmcneill/*
51.1Sjmcneill * Copyright (c) 2013, The Linux Foundation. All rights reserved.
61.1Sjmcneill */
71.1Sjmcneill
81.1Sjmcneill#ifndef _DT_BINDINGS_CLK_MSM_GCC_8660_H
91.1Sjmcneill#define _DT_BINDINGS_CLK_MSM_GCC_8660_H
101.1Sjmcneill
111.1Sjmcneill#define AFAB_CLK_SRC				0
121.1Sjmcneill#define AFAB_CORE_CLK				1
131.1Sjmcneill#define SCSS_A_CLK				2
141.1Sjmcneill#define SCSS_H_CLK				3
151.1Sjmcneill#define SCSS_XO_SRC_CLK				4
161.1Sjmcneill#define AFAB_EBI1_CH0_A_CLK			5
171.1Sjmcneill#define AFAB_EBI1_CH1_A_CLK			6
181.1Sjmcneill#define AFAB_AXI_S0_FCLK			7
191.1Sjmcneill#define AFAB_AXI_S1_FCLK			8
201.1Sjmcneill#define AFAB_AXI_S2_FCLK			9
211.1Sjmcneill#define AFAB_AXI_S3_FCLK			10
221.1Sjmcneill#define AFAB_AXI_S4_FCLK			11
231.1Sjmcneill#define SFAB_CORE_CLK				12
241.1Sjmcneill#define SFAB_AXI_S0_FCLK			13
251.1Sjmcneill#define SFAB_AXI_S1_FCLK			14
261.1Sjmcneill#define SFAB_AXI_S2_FCLK			15
271.1Sjmcneill#define SFAB_AXI_S3_FCLK			16
281.1Sjmcneill#define SFAB_AXI_S4_FCLK			17
291.1Sjmcneill#define SFAB_AHB_S0_FCLK			18
301.1Sjmcneill#define SFAB_AHB_S1_FCLK			19
311.1Sjmcneill#define SFAB_AHB_S2_FCLK			20
321.1Sjmcneill#define SFAB_AHB_S3_FCLK			21
331.1Sjmcneill#define SFAB_AHB_S4_FCLK			22
341.1Sjmcneill#define SFAB_AHB_S5_FCLK			23
351.1Sjmcneill#define SFAB_AHB_S6_FCLK			24
361.1Sjmcneill#define SFAB_ADM0_M0_A_CLK			25
371.1Sjmcneill#define SFAB_ADM0_M1_A_CLK			26
381.1Sjmcneill#define SFAB_ADM0_M2_A_CLK			27
391.1Sjmcneill#define ADM0_CLK				28
401.1Sjmcneill#define ADM0_PBUS_CLK				29
411.1Sjmcneill#define SFAB_ADM1_M0_A_CLK			30
421.1Sjmcneill#define SFAB_ADM1_M1_A_CLK			31
431.1Sjmcneill#define SFAB_ADM1_M2_A_CLK			32
441.1Sjmcneill#define MMFAB_ADM1_M3_A_CLK			33
451.1Sjmcneill#define ADM1_CLK				34
461.1Sjmcneill#define ADM1_PBUS_CLK				35
471.1Sjmcneill#define IMEM0_A_CLK				36
481.1Sjmcneill#define MAHB0_CLK				37
491.1Sjmcneill#define SFAB_LPASS_Q6_A_CLK			38
501.1Sjmcneill#define SFAB_AFAB_M_A_CLK			39
511.1Sjmcneill#define AFAB_SFAB_M0_A_CLK			40
521.1Sjmcneill#define AFAB_SFAB_M1_A_CLK			41
531.1Sjmcneill#define DFAB_CLK_SRC				42
541.1Sjmcneill#define DFAB_CLK				43
551.1Sjmcneill#define DFAB_CORE_CLK				44
561.1Sjmcneill#define SFAB_DFAB_M_A_CLK			45
571.1Sjmcneill#define DFAB_SFAB_M_A_CLK			46
581.1Sjmcneill#define DFAB_SWAY0_H_CLK			47
591.1Sjmcneill#define DFAB_SWAY1_H_CLK			48
601.1Sjmcneill#define DFAB_ARB0_H_CLK				49
611.1Sjmcneill#define DFAB_ARB1_H_CLK				50
621.1Sjmcneill#define PPSS_H_CLK				51
631.1Sjmcneill#define PPSS_PROC_CLK				52
641.1Sjmcneill#define PPSS_TIMER0_CLK				53
651.1Sjmcneill#define PPSS_TIMER1_CLK				54
661.1Sjmcneill#define PMEM_A_CLK				55
671.1Sjmcneill#define DMA_BAM_H_CLK				56
681.1Sjmcneill#define SIC_H_CLK				57
691.1Sjmcneill#define SPS_TIC_H_CLK				58
701.1Sjmcneill#define SLIMBUS_H_CLK				59
711.1Sjmcneill#define SLIMBUS_XO_SRC_CLK			60
721.1Sjmcneill#define CFPB_2X_CLK_SRC				61
731.1Sjmcneill#define CFPB_CLK				62
741.1Sjmcneill#define CFPB0_H_CLK				63
751.1Sjmcneill#define CFPB1_H_CLK				64
761.1Sjmcneill#define CFPB2_H_CLK				65
771.1Sjmcneill#define EBI2_2X_CLK				66
781.1Sjmcneill#define EBI2_CLK				67
791.1Sjmcneill#define SFAB_CFPB_M_H_CLK			68
801.1Sjmcneill#define CFPB_MASTER_H_CLK			69
811.1Sjmcneill#define SFAB_CFPB_S_HCLK			70
821.1Sjmcneill#define CFPB_SPLITTER_H_CLK			71
831.1Sjmcneill#define TSIF_H_CLK				72
841.1Sjmcneill#define TSIF_INACTIVITY_TIMERS_CLK		73
851.1Sjmcneill#define TSIF_REF_SRC				74
861.1Sjmcneill#define TSIF_REF_CLK				75
871.1Sjmcneill#define CE1_H_CLK				76
881.1Sjmcneill#define CE2_H_CLK				77
891.1Sjmcneill#define SFPB_H_CLK_SRC				78
901.1Sjmcneill#define SFPB_H_CLK				79
911.1Sjmcneill#define SFAB_SFPB_M_H_CLK			80
921.1Sjmcneill#define SFAB_SFPB_S_H_CLK			81
931.1Sjmcneill#define RPM_PROC_CLK				82
941.1Sjmcneill#define RPM_BUS_H_CLK				83
951.1Sjmcneill#define RPM_SLEEP_CLK				84
961.1Sjmcneill#define RPM_TIMER_CLK				85
971.1Sjmcneill#define MODEM_AHB1_H_CLK			86
981.1Sjmcneill#define MODEM_AHB2_H_CLK			87
991.1Sjmcneill#define RPM_MSG_RAM_H_CLK			88
1001.1Sjmcneill#define SC_H_CLK				89
1011.1Sjmcneill#define SC_A_CLK				90
1021.1Sjmcneill#define PMIC_ARB0_H_CLK				91
1031.1Sjmcneill#define PMIC_ARB1_H_CLK				92
1041.1Sjmcneill#define PMIC_SSBI2_SRC				93
1051.1Sjmcneill#define PMIC_SSBI2_CLK				94
1061.1Sjmcneill#define SDC1_H_CLK				95
1071.1Sjmcneill#define SDC2_H_CLK				96
1081.1Sjmcneill#define SDC3_H_CLK				97
1091.1Sjmcneill#define SDC4_H_CLK				98
1101.1Sjmcneill#define SDC5_H_CLK				99
1111.1Sjmcneill#define SDC1_SRC				100
1121.1Sjmcneill#define SDC2_SRC				101
1131.1Sjmcneill#define SDC3_SRC				102
1141.1Sjmcneill#define SDC4_SRC				103
1151.1Sjmcneill#define SDC5_SRC				104
1161.1Sjmcneill#define SDC1_CLK				105
1171.1Sjmcneill#define SDC2_CLK				106
1181.1Sjmcneill#define SDC3_CLK				107
1191.1Sjmcneill#define SDC4_CLK				108
1201.1Sjmcneill#define SDC5_CLK				109
1211.1Sjmcneill#define USB_HS1_H_CLK				110
1221.1Sjmcneill#define USB_HS1_XCVR_SRC			111
1231.1Sjmcneill#define USB_HS1_XCVR_CLK			112
1241.1Sjmcneill#define USB_HS2_H_CLK				113
1251.1Sjmcneill#define USB_HS2_XCVR_SRC			114
1261.1Sjmcneill#define USB_HS2_XCVR_CLK			115
1271.1Sjmcneill#define USB_FS1_H_CLK				116
1281.1Sjmcneill#define USB_FS1_XCVR_FS_SRC			117
1291.1Sjmcneill#define USB_FS1_XCVR_FS_CLK			118
1301.1Sjmcneill#define USB_FS1_SYSTEM_CLK			119
1311.1Sjmcneill#define USB_FS2_H_CLK				120
1321.1Sjmcneill#define USB_FS2_XCVR_FS_SRC			121
1331.1Sjmcneill#define USB_FS2_XCVR_FS_CLK			122
1341.1Sjmcneill#define USB_FS2_SYSTEM_CLK			123
1351.1Sjmcneill#define GSBI_COMMON_SIM_SRC			124
1361.1Sjmcneill#define GSBI1_H_CLK				125
1371.1Sjmcneill#define GSBI2_H_CLK				126
1381.1Sjmcneill#define GSBI3_H_CLK				127
1391.1Sjmcneill#define GSBI4_H_CLK				128
1401.1Sjmcneill#define GSBI5_H_CLK				129
1411.1Sjmcneill#define GSBI6_H_CLK				130
1421.1Sjmcneill#define GSBI7_H_CLK				131
1431.1Sjmcneill#define GSBI8_H_CLK				132
1441.1Sjmcneill#define GSBI9_H_CLK				133
1451.1Sjmcneill#define GSBI10_H_CLK				134
1461.1Sjmcneill#define GSBI11_H_CLK				135
1471.1Sjmcneill#define GSBI12_H_CLK				136
1481.1Sjmcneill#define GSBI1_UART_SRC				137
1491.1Sjmcneill#define GSBI1_UART_CLK				138
1501.1Sjmcneill#define GSBI2_UART_SRC				139
1511.1Sjmcneill#define GSBI2_UART_CLK				140
1521.1Sjmcneill#define GSBI3_UART_SRC				141
1531.1Sjmcneill#define GSBI3_UART_CLK				142
1541.1Sjmcneill#define GSBI4_UART_SRC				143
1551.1Sjmcneill#define GSBI4_UART_CLK				144
1561.1Sjmcneill#define GSBI5_UART_SRC				145
1571.1Sjmcneill#define GSBI5_UART_CLK				146
1581.1Sjmcneill#define GSBI6_UART_SRC				147
1591.1Sjmcneill#define GSBI6_UART_CLK				148
1601.1Sjmcneill#define GSBI7_UART_SRC				149
1611.1Sjmcneill#define GSBI7_UART_CLK				150
1621.1Sjmcneill#define GSBI8_UART_SRC				151
1631.1Sjmcneill#define GSBI8_UART_CLK				152
1641.1Sjmcneill#define GSBI9_UART_SRC				153
1651.1Sjmcneill#define GSBI9_UART_CLK				154
1661.1Sjmcneill#define GSBI10_UART_SRC				155
1671.1Sjmcneill#define GSBI10_UART_CLK				156
1681.1Sjmcneill#define GSBI11_UART_SRC				157
1691.1Sjmcneill#define GSBI11_UART_CLK				158
1701.1Sjmcneill#define GSBI12_UART_SRC				159
1711.1Sjmcneill#define GSBI12_UART_CLK				160
1721.1Sjmcneill#define GSBI1_QUP_SRC				161
1731.1Sjmcneill#define GSBI1_QUP_CLK				162
1741.1Sjmcneill#define GSBI2_QUP_SRC				163
1751.1Sjmcneill#define GSBI2_QUP_CLK				164
1761.1Sjmcneill#define GSBI3_QUP_SRC				165
1771.1Sjmcneill#define GSBI3_QUP_CLK				166
1781.1Sjmcneill#define GSBI4_QUP_SRC				167
1791.1Sjmcneill#define GSBI4_QUP_CLK				168
1801.1Sjmcneill#define GSBI5_QUP_SRC				169
1811.1Sjmcneill#define GSBI5_QUP_CLK				170
1821.1Sjmcneill#define GSBI6_QUP_SRC				171
1831.1Sjmcneill#define GSBI6_QUP_CLK				172
1841.1Sjmcneill#define GSBI7_QUP_SRC				173
1851.1Sjmcneill#define GSBI7_QUP_CLK				174
1861.1Sjmcneill#define GSBI8_QUP_SRC				175
1871.1Sjmcneill#define GSBI8_QUP_CLK				176
1881.1Sjmcneill#define GSBI9_QUP_SRC				177
1891.1Sjmcneill#define GSBI9_QUP_CLK				178
1901.1Sjmcneill#define GSBI10_QUP_SRC				179
1911.1Sjmcneill#define GSBI10_QUP_CLK				180
1921.1Sjmcneill#define GSBI11_QUP_SRC				181
1931.1Sjmcneill#define GSBI11_QUP_CLK				182
1941.1Sjmcneill#define GSBI12_QUP_SRC				183
1951.1Sjmcneill#define GSBI12_QUP_CLK				184
1961.1Sjmcneill#define GSBI1_SIM_CLK				185
1971.1Sjmcneill#define GSBI2_SIM_CLK				186
1981.1Sjmcneill#define GSBI3_SIM_CLK				187
1991.1Sjmcneill#define GSBI4_SIM_CLK				188
2001.1Sjmcneill#define GSBI5_SIM_CLK				189
2011.1Sjmcneill#define GSBI6_SIM_CLK				190
2021.1Sjmcneill#define GSBI7_SIM_CLK				191
2031.1Sjmcneill#define GSBI8_SIM_CLK				192
2041.1Sjmcneill#define GSBI9_SIM_CLK				193
2051.1Sjmcneill#define GSBI10_SIM_CLK				194
2061.1Sjmcneill#define GSBI11_SIM_CLK				195
2071.1Sjmcneill#define GSBI12_SIM_CLK				196
2081.1Sjmcneill#define SPDM_CFG_H_CLK				197
2091.1Sjmcneill#define SPDM_MSTR_H_CLK				198
2101.1Sjmcneill#define SPDM_FF_CLK_SRC				199
2111.1Sjmcneill#define SPDM_FF_CLK				200
2121.1Sjmcneill#define SEC_CTRL_CLK				201
2131.1Sjmcneill#define SEC_CTRL_ACC_CLK_SRC			202
2141.1Sjmcneill#define SEC_CTRL_ACC_CLK			203
2151.1Sjmcneill#define TLMM_H_CLK				204
2161.1Sjmcneill#define TLMM_CLK				205
2171.1Sjmcneill#define MARM_CLK_SRC				206
2181.1Sjmcneill#define MARM_CLK				207
2191.1Sjmcneill#define MAHB1_SRC				208
2201.1Sjmcneill#define MAHB1_CLK				209
2211.1Sjmcneill#define SFAB_MSS_S_H_CLK			210
2221.1Sjmcneill#define MAHB2_SRC				211
2231.1Sjmcneill#define MAHB2_CLK				212
2241.1Sjmcneill#define MSS_MODEM_CLK_SRC			213
2251.1Sjmcneill#define MSS_MODEM_CXO_CLK			214
2261.1Sjmcneill#define MSS_SLP_CLK				215
2271.1Sjmcneill#define MSS_SYS_REF_CLK				216
2281.1Sjmcneill#define TSSC_CLK_SRC				217
2291.1Sjmcneill#define TSSC_CLK				218
2301.1Sjmcneill#define PDM_SRC					219
2311.1Sjmcneill#define PDM_CLK					220
2321.1Sjmcneill#define GP0_SRC					221
2331.1Sjmcneill#define GP0_CLK					222
2341.1Sjmcneill#define GP1_SRC					223
2351.1Sjmcneill#define GP1_CLK					224
2361.1Sjmcneill#define GP2_SRC					225
2371.1Sjmcneill#define GP2_CLK					226
2381.1Sjmcneill#define PMEM_CLK				227
2391.1Sjmcneill#define MPM_CLK					228
2401.1Sjmcneill#define EBI1_ASFAB_SRC				229
2411.1Sjmcneill#define EBI1_CLK_SRC				230
2421.1Sjmcneill#define EBI1_CH0_CLK				231
2431.1Sjmcneill#define EBI1_CH1_CLK				232
2441.1Sjmcneill#define SFAB_SMPSS_S_H_CLK			233
2451.1Sjmcneill#define PRNG_SRC				234
2461.1Sjmcneill#define PRNG_CLK				235
2471.1Sjmcneill#define PXO_SRC					236
2481.1Sjmcneill#define LPASS_CXO_CLK				237
2491.1Sjmcneill#define LPASS_PXO_CLK				238
2501.1Sjmcneill#define SPDM_CY_PORT0_CLK			239
2511.1Sjmcneill#define SPDM_CY_PORT1_CLK			240
2521.1Sjmcneill#define SPDM_CY_PORT2_CLK			241
2531.1Sjmcneill#define SPDM_CY_PORT3_CLK			242
2541.1Sjmcneill#define SPDM_CY_PORT4_CLK			243
2551.1Sjmcneill#define SPDM_CY_PORT5_CLK			244
2561.1Sjmcneill#define SPDM_CY_PORT6_CLK			245
2571.1Sjmcneill#define SPDM_CY_PORT7_CLK			246
2581.1Sjmcneill#define PLL0					247
2591.1Sjmcneill#define PLL0_VOTE				248
2601.1Sjmcneill#define PLL5					249
2611.1Sjmcneill#define PLL6					250
2621.1Sjmcneill#define PLL6_VOTE				251
2631.1Sjmcneill#define PLL8					252
2641.1Sjmcneill#define PLL8_VOTE				253
2651.1Sjmcneill#define PLL9					254
2661.1Sjmcneill#define PLL10					255
2671.1Sjmcneill#define PLL11					256
2681.1Sjmcneill#define PLL12					257
2691.1Sjmcneill
2701.1Sjmcneill#endif
271