11.1Sjmcneill/* $NetBSD: qcom,gcc-msm8916.h,v 1.1.1.2 2020/01/03 14:33:04 skrll Exp $ */ 21.1Sjmcneill 31.1.1.2Sskrll/* SPDX-License-Identifier: GPL-2.0-only */ 41.1Sjmcneill/* 51.1Sjmcneill * Copyright 2015 Linaro Limited 61.1Sjmcneill */ 71.1Sjmcneill 81.1Sjmcneill#ifndef _DT_BINDINGS_CLK_MSM_GCC_8916_H 91.1Sjmcneill#define _DT_BINDINGS_CLK_MSM_GCC_8916_H 101.1Sjmcneill 111.1Sjmcneill#define GPLL0 0 121.1Sjmcneill#define GPLL0_VOTE 1 131.1Sjmcneill#define BIMC_PLL 2 141.1Sjmcneill#define BIMC_PLL_VOTE 3 151.1Sjmcneill#define GPLL1 4 161.1Sjmcneill#define GPLL1_VOTE 5 171.1Sjmcneill#define GPLL2 6 181.1Sjmcneill#define GPLL2_VOTE 7 191.1Sjmcneill#define PCNOC_BFDCD_CLK_SRC 8 201.1Sjmcneill#define SYSTEM_NOC_BFDCD_CLK_SRC 9 211.1Sjmcneill#define CAMSS_AHB_CLK_SRC 10 221.1Sjmcneill#define APSS_AHB_CLK_SRC 11 231.1Sjmcneill#define CSI0_CLK_SRC 12 241.1Sjmcneill#define CSI1_CLK_SRC 13 251.1Sjmcneill#define GFX3D_CLK_SRC 14 261.1Sjmcneill#define VFE0_CLK_SRC 15 271.1Sjmcneill#define BLSP1_QUP1_I2C_APPS_CLK_SRC 16 281.1Sjmcneill#define BLSP1_QUP1_SPI_APPS_CLK_SRC 17 291.1Sjmcneill#define BLSP1_QUP2_I2C_APPS_CLK_SRC 18 301.1Sjmcneill#define BLSP1_QUP2_SPI_APPS_CLK_SRC 19 311.1Sjmcneill#define BLSP1_QUP3_I2C_APPS_CLK_SRC 20 321.1Sjmcneill#define BLSP1_QUP3_SPI_APPS_CLK_SRC 21 331.1Sjmcneill#define BLSP1_QUP4_I2C_APPS_CLK_SRC 22 341.1Sjmcneill#define BLSP1_QUP4_SPI_APPS_CLK_SRC 23 351.1Sjmcneill#define BLSP1_QUP5_I2C_APPS_CLK_SRC 24 361.1Sjmcneill#define BLSP1_QUP5_SPI_APPS_CLK_SRC 25 371.1Sjmcneill#define BLSP1_QUP6_I2C_APPS_CLK_SRC 26 381.1Sjmcneill#define BLSP1_QUP6_SPI_APPS_CLK_SRC 27 391.1Sjmcneill#define BLSP1_UART1_APPS_CLK_SRC 28 401.1Sjmcneill#define BLSP1_UART2_APPS_CLK_SRC 29 411.1Sjmcneill#define CCI_CLK_SRC 30 421.1Sjmcneill#define CAMSS_GP0_CLK_SRC 31 431.1Sjmcneill#define CAMSS_GP1_CLK_SRC 32 441.1Sjmcneill#define JPEG0_CLK_SRC 33 451.1Sjmcneill#define MCLK0_CLK_SRC 34 461.1Sjmcneill#define MCLK1_CLK_SRC 35 471.1Sjmcneill#define CSI0PHYTIMER_CLK_SRC 36 481.1Sjmcneill#define CSI1PHYTIMER_CLK_SRC 37 491.1Sjmcneill#define CPP_CLK_SRC 38 501.1Sjmcneill#define CRYPTO_CLK_SRC 39 511.1Sjmcneill#define GP1_CLK_SRC 40 521.1Sjmcneill#define GP2_CLK_SRC 41 531.1Sjmcneill#define GP3_CLK_SRC 42 541.1Sjmcneill#define BYTE0_CLK_SRC 43 551.1Sjmcneill#define ESC0_CLK_SRC 44 561.1Sjmcneill#define MDP_CLK_SRC 45 571.1Sjmcneill#define PCLK0_CLK_SRC 46 581.1Sjmcneill#define VSYNC_CLK_SRC 47 591.1Sjmcneill#define PDM2_CLK_SRC 48 601.1Sjmcneill#define SDCC1_APPS_CLK_SRC 49 611.1Sjmcneill#define SDCC2_APPS_CLK_SRC 50 621.1Sjmcneill#define APSS_TCU_CLK_SRC 51 631.1Sjmcneill#define USB_HS_SYSTEM_CLK_SRC 52 641.1Sjmcneill#define VCODEC0_CLK_SRC 53 651.1Sjmcneill#define GCC_BLSP1_AHB_CLK 54 661.1Sjmcneill#define GCC_BLSP1_SLEEP_CLK 55 671.1Sjmcneill#define GCC_BLSP1_QUP1_I2C_APPS_CLK 56 681.1Sjmcneill#define GCC_BLSP1_QUP1_SPI_APPS_CLK 57 691.1Sjmcneill#define GCC_BLSP1_QUP2_I2C_APPS_CLK 58 701.1Sjmcneill#define GCC_BLSP1_QUP2_SPI_APPS_CLK 59 711.1Sjmcneill#define GCC_BLSP1_QUP3_I2C_APPS_CLK 60 721.1Sjmcneill#define GCC_BLSP1_QUP3_SPI_APPS_CLK 61 731.1Sjmcneill#define GCC_BLSP1_QUP4_I2C_APPS_CLK 62 741.1Sjmcneill#define GCC_BLSP1_QUP4_SPI_APPS_CLK 63 751.1Sjmcneill#define GCC_BLSP1_QUP5_I2C_APPS_CLK 64 761.1Sjmcneill#define GCC_BLSP1_QUP5_SPI_APPS_CLK 65 771.1Sjmcneill#define GCC_BLSP1_QUP6_I2C_APPS_CLK 66 781.1Sjmcneill#define GCC_BLSP1_QUP6_SPI_APPS_CLK 67 791.1Sjmcneill#define GCC_BLSP1_UART1_APPS_CLK 68 801.1Sjmcneill#define GCC_BLSP1_UART2_APPS_CLK 69 811.1Sjmcneill#define GCC_BOOT_ROM_AHB_CLK 70 821.1Sjmcneill#define GCC_CAMSS_CCI_AHB_CLK 71 831.1Sjmcneill#define GCC_CAMSS_CCI_CLK 72 841.1Sjmcneill#define GCC_CAMSS_CSI0_AHB_CLK 73 851.1Sjmcneill#define GCC_CAMSS_CSI0_CLK 74 861.1Sjmcneill#define GCC_CAMSS_CSI0PHY_CLK 75 871.1Sjmcneill#define GCC_CAMSS_CSI0PIX_CLK 76 881.1Sjmcneill#define GCC_CAMSS_CSI0RDI_CLK 77 891.1Sjmcneill#define GCC_CAMSS_CSI1_AHB_CLK 78 901.1Sjmcneill#define GCC_CAMSS_CSI1_CLK 79 911.1Sjmcneill#define GCC_CAMSS_CSI1PHY_CLK 80 921.1Sjmcneill#define GCC_CAMSS_CSI1PIX_CLK 81 931.1Sjmcneill#define GCC_CAMSS_CSI1RDI_CLK 82 941.1Sjmcneill#define GCC_CAMSS_CSI_VFE0_CLK 83 951.1Sjmcneill#define GCC_CAMSS_GP0_CLK 84 961.1Sjmcneill#define GCC_CAMSS_GP1_CLK 85 971.1Sjmcneill#define GCC_CAMSS_ISPIF_AHB_CLK 86 981.1Sjmcneill#define GCC_CAMSS_JPEG0_CLK 87 991.1Sjmcneill#define GCC_CAMSS_JPEG_AHB_CLK 88 1001.1Sjmcneill#define GCC_CAMSS_JPEG_AXI_CLK 89 1011.1Sjmcneill#define GCC_CAMSS_MCLK0_CLK 90 1021.1Sjmcneill#define GCC_CAMSS_MCLK1_CLK 91 1031.1Sjmcneill#define GCC_CAMSS_MICRO_AHB_CLK 92 1041.1Sjmcneill#define GCC_CAMSS_CSI0PHYTIMER_CLK 93 1051.1Sjmcneill#define GCC_CAMSS_CSI1PHYTIMER_CLK 94 1061.1Sjmcneill#define GCC_CAMSS_AHB_CLK 95 1071.1Sjmcneill#define GCC_CAMSS_TOP_AHB_CLK 96 1081.1Sjmcneill#define GCC_CAMSS_CPP_AHB_CLK 97 1091.1Sjmcneill#define GCC_CAMSS_CPP_CLK 98 1101.1Sjmcneill#define GCC_CAMSS_VFE0_CLK 99 1111.1Sjmcneill#define GCC_CAMSS_VFE_AHB_CLK 100 1121.1Sjmcneill#define GCC_CAMSS_VFE_AXI_CLK 101 1131.1Sjmcneill#define GCC_CRYPTO_AHB_CLK 102 1141.1Sjmcneill#define GCC_CRYPTO_AXI_CLK 103 1151.1Sjmcneill#define GCC_CRYPTO_CLK 104 1161.1Sjmcneill#define GCC_OXILI_GMEM_CLK 105 1171.1Sjmcneill#define GCC_GP1_CLK 106 1181.1Sjmcneill#define GCC_GP2_CLK 107 1191.1Sjmcneill#define GCC_GP3_CLK 108 1201.1Sjmcneill#define GCC_MDSS_AHB_CLK 109 1211.1Sjmcneill#define GCC_MDSS_AXI_CLK 110 1221.1Sjmcneill#define GCC_MDSS_BYTE0_CLK 111 1231.1Sjmcneill#define GCC_MDSS_ESC0_CLK 112 1241.1Sjmcneill#define GCC_MDSS_MDP_CLK 113 1251.1Sjmcneill#define GCC_MDSS_PCLK0_CLK 114 1261.1Sjmcneill#define GCC_MDSS_VSYNC_CLK 115 1271.1Sjmcneill#define GCC_MSS_CFG_AHB_CLK 116 1281.1Sjmcneill#define GCC_OXILI_AHB_CLK 117 1291.1Sjmcneill#define GCC_OXILI_GFX3D_CLK 118 1301.1Sjmcneill#define GCC_PDM2_CLK 119 1311.1Sjmcneill#define GCC_PDM_AHB_CLK 120 1321.1Sjmcneill#define GCC_PRNG_AHB_CLK 121 1331.1Sjmcneill#define GCC_SDCC1_AHB_CLK 122 1341.1Sjmcneill#define GCC_SDCC1_APPS_CLK 123 1351.1Sjmcneill#define GCC_SDCC2_AHB_CLK 124 1361.1Sjmcneill#define GCC_SDCC2_APPS_CLK 125 1371.1Sjmcneill#define GCC_GTCU_AHB_CLK 126 1381.1Sjmcneill#define GCC_JPEG_TBU_CLK 127 1391.1Sjmcneill#define GCC_MDP_TBU_CLK 128 1401.1Sjmcneill#define GCC_SMMU_CFG_CLK 129 1411.1Sjmcneill#define GCC_VENUS_TBU_CLK 130 1421.1Sjmcneill#define GCC_VFE_TBU_CLK 131 1431.1Sjmcneill#define GCC_USB2A_PHY_SLEEP_CLK 132 1441.1Sjmcneill#define GCC_USB_HS_AHB_CLK 133 1451.1Sjmcneill#define GCC_USB_HS_SYSTEM_CLK 134 1461.1Sjmcneill#define GCC_VENUS0_AHB_CLK 135 1471.1Sjmcneill#define GCC_VENUS0_AXI_CLK 136 1481.1Sjmcneill#define GCC_VENUS0_VCODEC0_CLK 137 1491.1Sjmcneill#define BIMC_DDR_CLK_SRC 138 1501.1Sjmcneill#define GCC_APSS_TCU_CLK 139 1511.1Sjmcneill#define GCC_GFX_TCU_CLK 140 1521.1Sjmcneill#define BIMC_GPU_CLK_SRC 141 1531.1Sjmcneill#define GCC_BIMC_GFX_CLK 142 1541.1Sjmcneill#define GCC_BIMC_GPU_CLK 143 1551.1Sjmcneill#define ULTAUDIO_LPAIF_PRI_I2S_CLK_SRC 144 1561.1Sjmcneill#define ULTAUDIO_LPAIF_SEC_I2S_CLK_SRC 145 1571.1Sjmcneill#define ULTAUDIO_LPAIF_AUX_I2S_CLK_SRC 146 1581.1Sjmcneill#define ULTAUDIO_XO_CLK_SRC 147 1591.1Sjmcneill#define ULTAUDIO_AHBFABRIC_CLK_SRC 148 1601.1Sjmcneill#define CODEC_DIGCODEC_CLK_SRC 149 1611.1Sjmcneill#define GCC_ULTAUDIO_PCNOC_MPORT_CLK 150 1621.1Sjmcneill#define GCC_ULTAUDIO_PCNOC_SWAY_CLK 151 1631.1Sjmcneill#define GCC_ULTAUDIO_AVSYNC_XO_CLK 152 1641.1Sjmcneill#define GCC_ULTAUDIO_STC_XO_CLK 153 1651.1Sjmcneill#define GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK 154 1661.1Sjmcneill#define GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_LPM_CLK 155 1671.1Sjmcneill#define GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK 156 1681.1Sjmcneill#define GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK 157 1691.1Sjmcneill#define GCC_ULTAUDIO_LPAIF_AUX_I2S_CLK 158 1701.1Sjmcneill#define GCC_CODEC_DIGCODEC_CLK 159 1711.1Sjmcneill#define GCC_MSS_Q6_BIMC_AXI_CLK 160 1721.1Sjmcneill 1731.1Sjmcneill/* Indexes for GDSCs */ 1741.1Sjmcneill#define BIMC_GDSC 0 1751.1Sjmcneill#define VENUS_GDSC 1 1761.1Sjmcneill#define MDSS_GDSC 2 1771.1Sjmcneill#define JPEG_GDSC 3 1781.1Sjmcneill#define VFE_GDSC 4 1791.1Sjmcneill#define OXILI_GDSC 5 1801.1Sjmcneill 1811.1Sjmcneill#endif 182