11.1Sjmcneill/*	$NetBSD: qcom,gcc-msm8996.h,v 1.1.1.4 2020/01/03 14:33:04 skrll Exp $	*/
21.1Sjmcneill
31.1.1.4Sskrll/* SPDX-License-Identifier: GPL-2.0-only */
41.1Sjmcneill/*
51.1Sjmcneill * Copyright (c) 2015, The Linux Foundation. All rights reserved.
61.1Sjmcneill */
71.1Sjmcneill
81.1Sjmcneill#ifndef _DT_BINDINGS_CLK_MSM_GCC_8996_H
91.1Sjmcneill#define _DT_BINDINGS_CLK_MSM_GCC_8996_H
101.1Sjmcneill
111.1Sjmcneill#define GPLL0_EARLY						0
121.1Sjmcneill#define GPLL0							1
131.1Sjmcneill#define GPLL1_EARLY						2
141.1Sjmcneill#define GPLL1							3
151.1Sjmcneill#define GPLL2_EARLY						4
161.1Sjmcneill#define GPLL2							5
171.1Sjmcneill#define GPLL3_EARLY						6
181.1Sjmcneill#define GPLL3							7
191.1Sjmcneill#define GPLL4_EARLY						8
201.1Sjmcneill#define GPLL4							9
211.1Sjmcneill#define SYSTEM_NOC_CLK_SRC					10
221.1Sjmcneill#define CONFIG_NOC_CLK_SRC					11
231.1Sjmcneill#define PERIPH_NOC_CLK_SRC					12
241.1Sjmcneill#define MMSS_BIMC_GFX_CLK_SRC					13
251.1Sjmcneill#define USB30_MASTER_CLK_SRC					14
261.1Sjmcneill#define USB30_MOCK_UTMI_CLK_SRC					15
271.1Sjmcneill#define USB3_PHY_AUX_CLK_SRC					16
281.1Sjmcneill#define USB20_MASTER_CLK_SRC					17
291.1Sjmcneill#define USB20_MOCK_UTMI_CLK_SRC					18
301.1Sjmcneill#define SDCC1_APPS_CLK_SRC					19
311.1Sjmcneill#define SDCC1_ICE_CORE_CLK_SRC					20
321.1Sjmcneill#define SDCC2_APPS_CLK_SRC					21
331.1Sjmcneill#define SDCC3_APPS_CLK_SRC					22
341.1Sjmcneill#define SDCC4_APPS_CLK_SRC					23
351.1Sjmcneill#define BLSP1_QUP1_SPI_APPS_CLK_SRC				24
361.1Sjmcneill#define BLSP1_QUP1_I2C_APPS_CLK_SRC				25
371.1Sjmcneill#define BLSP1_UART1_APPS_CLK_SRC				26
381.1Sjmcneill#define BLSP1_QUP2_SPI_APPS_CLK_SRC				27
391.1Sjmcneill#define BLSP1_QUP2_I2C_APPS_CLK_SRC				28
401.1Sjmcneill#define BLSP1_UART2_APPS_CLK_SRC				29
411.1Sjmcneill#define BLSP1_QUP3_SPI_APPS_CLK_SRC				30
421.1Sjmcneill#define BLSP1_QUP3_I2C_APPS_CLK_SRC				31
431.1Sjmcneill#define BLSP1_UART3_APPS_CLK_SRC				32
441.1Sjmcneill#define BLSP1_QUP4_SPI_APPS_CLK_SRC				33
451.1Sjmcneill#define BLSP1_QUP4_I2C_APPS_CLK_SRC				34
461.1Sjmcneill#define BLSP1_UART4_APPS_CLK_SRC				35
471.1Sjmcneill#define BLSP1_QUP5_SPI_APPS_CLK_SRC				36
481.1Sjmcneill#define BLSP1_QUP5_I2C_APPS_CLK_SRC				37
491.1Sjmcneill#define BLSP1_UART5_APPS_CLK_SRC				38
501.1Sjmcneill#define BLSP1_QUP6_SPI_APPS_CLK_SRC				39
511.1Sjmcneill#define BLSP1_QUP6_I2C_APPS_CLK_SRC				40
521.1Sjmcneill#define BLSP1_UART6_APPS_CLK_SRC				41
531.1Sjmcneill#define BLSP2_QUP1_SPI_APPS_CLK_SRC				42
541.1Sjmcneill#define BLSP2_QUP1_I2C_APPS_CLK_SRC				43
551.1Sjmcneill#define BLSP2_UART1_APPS_CLK_SRC				44
561.1Sjmcneill#define BLSP2_QUP2_SPI_APPS_CLK_SRC				45
571.1Sjmcneill#define BLSP2_QUP2_I2C_APPS_CLK_SRC				46
581.1Sjmcneill#define BLSP2_UART2_APPS_CLK_SRC				47
591.1Sjmcneill#define BLSP2_QUP3_SPI_APPS_CLK_SRC				48
601.1Sjmcneill#define BLSP2_QUP3_I2C_APPS_CLK_SRC				49
611.1Sjmcneill#define BLSP2_UART3_APPS_CLK_SRC				50
621.1Sjmcneill#define BLSP2_QUP4_SPI_APPS_CLK_SRC				51
631.1Sjmcneill#define BLSP2_QUP4_I2C_APPS_CLK_SRC				52
641.1Sjmcneill#define BLSP2_UART4_APPS_CLK_SRC				53
651.1Sjmcneill#define BLSP2_QUP5_SPI_APPS_CLK_SRC				54
661.1Sjmcneill#define BLSP2_QUP5_I2C_APPS_CLK_SRC				55
671.1Sjmcneill#define BLSP2_UART5_APPS_CLK_SRC				56
681.1Sjmcneill#define BLSP2_QUP6_SPI_APPS_CLK_SRC				57
691.1Sjmcneill#define BLSP2_QUP6_I2C_APPS_CLK_SRC				58
701.1Sjmcneill#define BLSP2_UART6_APPS_CLK_SRC				59
711.1Sjmcneill#define PDM2_CLK_SRC						60
721.1Sjmcneill#define TSIF_REF_CLK_SRC					61
731.1Sjmcneill#define CE1_CLK_SRC						62
741.1Sjmcneill#define GCC_SLEEP_CLK_SRC					63
751.1Sjmcneill#define BIMC_CLK_SRC						64
761.1Sjmcneill#define HMSS_AHB_CLK_SRC					65
771.1Sjmcneill#define BIMC_HMSS_AXI_CLK_SRC					66
781.1Sjmcneill#define HMSS_RBCPR_CLK_SRC					67
791.1Sjmcneill#define HMSS_GPLL0_CLK_SRC					68
801.1Sjmcneill#define GP1_CLK_SRC						69
811.1Sjmcneill#define GP2_CLK_SRC						70
821.1Sjmcneill#define GP3_CLK_SRC						71
831.1Sjmcneill#define PCIE_AUX_CLK_SRC					72
841.1Sjmcneill#define UFS_AXI_CLK_SRC						73
851.1Sjmcneill#define UFS_ICE_CORE_CLK_SRC					74
861.1Sjmcneill#define QSPI_SER_CLK_SRC					75
871.1Sjmcneill#define GCC_SYS_NOC_AXI_CLK					76
881.1Sjmcneill#define GCC_SYS_NOC_HMSS_AHB_CLK				77
891.1Sjmcneill#define GCC_SNOC_CNOC_AHB_CLK					78
901.1Sjmcneill#define GCC_SNOC_PNOC_AHB_CLK					79
911.1Sjmcneill#define GCC_SYS_NOC_AT_CLK					80
921.1Sjmcneill#define GCC_SYS_NOC_USB3_AXI_CLK				81
931.1Sjmcneill#define GCC_SYS_NOC_UFS_AXI_CLK					82
941.1Sjmcneill#define GCC_CFG_NOC_AHB_CLK					83
951.1Sjmcneill#define GCC_PERIPH_NOC_AHB_CLK					84
961.1Sjmcneill#define GCC_PERIPH_NOC_USB20_AHB_CLK				85
971.1Sjmcneill#define GCC_TIC_CLK						86
981.1Sjmcneill#define GCC_IMEM_AXI_CLK					87
991.1Sjmcneill#define GCC_MMSS_SYS_NOC_AXI_CLK				88
1001.1Sjmcneill#define GCC_MMSS_NOC_CFG_AHB_CLK				89
1011.1Sjmcneill#define GCC_MMSS_BIMC_GFX_CLK					90
1021.1Sjmcneill#define GCC_USB30_MASTER_CLK					91
1031.1Sjmcneill#define GCC_USB30_SLEEP_CLK					92
1041.1Sjmcneill#define GCC_USB30_MOCK_UTMI_CLK					93
1051.1Sjmcneill#define GCC_USB3_PHY_AUX_CLK					94
1061.1Sjmcneill#define GCC_USB3_PHY_PIPE_CLK					95
1071.1Sjmcneill#define GCC_USB20_MASTER_CLK					96
1081.1Sjmcneill#define GCC_USB20_SLEEP_CLK					97
1091.1Sjmcneill#define GCC_USB20_MOCK_UTMI_CLK					98
1101.1Sjmcneill#define GCC_USB_PHY_CFG_AHB2PHY_CLK				99
1111.1Sjmcneill#define GCC_SDCC1_APPS_CLK					100
1121.1Sjmcneill#define GCC_SDCC1_AHB_CLK					101
1131.1Sjmcneill#define GCC_SDCC1_ICE_CORE_CLK					102
1141.1Sjmcneill#define GCC_SDCC2_APPS_CLK					103
1151.1Sjmcneill#define GCC_SDCC2_AHB_CLK					104
1161.1Sjmcneill#define GCC_SDCC3_APPS_CLK					105
1171.1Sjmcneill#define GCC_SDCC3_AHB_CLK					106
1181.1Sjmcneill#define GCC_SDCC4_APPS_CLK					107
1191.1Sjmcneill#define GCC_SDCC4_AHB_CLK					108
1201.1Sjmcneill#define GCC_BLSP1_AHB_CLK					109
1211.1Sjmcneill#define GCC_BLSP1_SLEEP_CLK					110
1221.1Sjmcneill#define GCC_BLSP1_QUP1_SPI_APPS_CLK				111
1231.1Sjmcneill#define GCC_BLSP1_QUP1_I2C_APPS_CLK				112
1241.1Sjmcneill#define GCC_BLSP1_UART1_APPS_CLK				113
1251.1Sjmcneill#define GCC_BLSP1_QUP2_SPI_APPS_CLK				114
1261.1Sjmcneill#define GCC_BLSP1_QUP2_I2C_APPS_CLK				115
1271.1Sjmcneill#define GCC_BLSP1_UART2_APPS_CLK				116
1281.1Sjmcneill#define GCC_BLSP1_QUP3_SPI_APPS_CLK				117
1291.1Sjmcneill#define GCC_BLSP1_QUP3_I2C_APPS_CLK				118
1301.1Sjmcneill#define GCC_BLSP1_UART3_APPS_CLK				119
1311.1Sjmcneill#define GCC_BLSP1_QUP4_SPI_APPS_CLK				120
1321.1Sjmcneill#define GCC_BLSP1_QUP4_I2C_APPS_CLK				121
1331.1Sjmcneill#define GCC_BLSP1_UART4_APPS_CLK				122
1341.1Sjmcneill#define GCC_BLSP1_QUP5_SPI_APPS_CLK				123
1351.1Sjmcneill#define GCC_BLSP1_QUP5_I2C_APPS_CLK				124
1361.1Sjmcneill#define GCC_BLSP1_UART5_APPS_CLK				125
1371.1Sjmcneill#define GCC_BLSP1_QUP6_SPI_APPS_CLK				126
1381.1Sjmcneill#define GCC_BLSP1_QUP6_I2C_APPS_CLK				127
1391.1Sjmcneill#define GCC_BLSP1_UART6_APPS_CLK				128
1401.1Sjmcneill#define GCC_BLSP2_AHB_CLK					129
1411.1Sjmcneill#define GCC_BLSP2_SLEEP_CLK					130
1421.1Sjmcneill#define GCC_BLSP2_QUP1_SPI_APPS_CLK				131
1431.1Sjmcneill#define GCC_BLSP2_QUP1_I2C_APPS_CLK				132
1441.1Sjmcneill#define GCC_BLSP2_UART1_APPS_CLK				133
1451.1Sjmcneill#define GCC_BLSP2_QUP2_SPI_APPS_CLK				134
1461.1Sjmcneill#define GCC_BLSP2_QUP2_I2C_APPS_CLK				135
1471.1Sjmcneill#define GCC_BLSP2_UART2_APPS_CLK				136
1481.1Sjmcneill#define GCC_BLSP2_QUP3_SPI_APPS_CLK				137
1491.1Sjmcneill#define GCC_BLSP2_QUP3_I2C_APPS_CLK				138
1501.1Sjmcneill#define GCC_BLSP2_UART3_APPS_CLK				139
1511.1Sjmcneill#define GCC_BLSP2_QUP4_SPI_APPS_CLK				140
1521.1Sjmcneill#define GCC_BLSP2_QUP4_I2C_APPS_CLK				141
1531.1Sjmcneill#define GCC_BLSP2_UART4_APPS_CLK				142
1541.1Sjmcneill#define GCC_BLSP2_QUP5_SPI_APPS_CLK				143
1551.1Sjmcneill#define GCC_BLSP2_QUP5_I2C_APPS_CLK				144
1561.1Sjmcneill#define GCC_BLSP2_UART5_APPS_CLK				145
1571.1Sjmcneill#define GCC_BLSP2_QUP6_SPI_APPS_CLK				146
1581.1Sjmcneill#define GCC_BLSP2_QUP6_I2C_APPS_CLK				147
1591.1Sjmcneill#define GCC_BLSP2_UART6_APPS_CLK				148
1601.1Sjmcneill#define GCC_PDM_AHB_CLK						149
1611.1Sjmcneill#define GCC_PDM_XO4_CLK						150
1621.1Sjmcneill#define GCC_PDM2_CLK						151
1631.1Sjmcneill#define GCC_PRNG_AHB_CLK					152
1641.1Sjmcneill#define GCC_TSIF_AHB_CLK					153
1651.1Sjmcneill#define GCC_TSIF_REF_CLK					154
1661.1Sjmcneill#define GCC_TSIF_INACTIVITY_TIMERS_CLK				155
1671.1Sjmcneill#define GCC_TCSR_AHB_CLK					156
1681.1Sjmcneill#define GCC_BOOT_ROM_AHB_CLK					157
1691.1Sjmcneill#define GCC_MSG_RAM_AHB_CLK					158
1701.1Sjmcneill#define GCC_TLMM_AHB_CLK					159
1711.1Sjmcneill#define GCC_TLMM_CLK						160
1721.1Sjmcneill#define GCC_MPM_AHB_CLK						161
1731.1Sjmcneill#define GCC_SPMI_SER_CLK					162
1741.1Sjmcneill#define GCC_SPMI_CNOC_AHB_CLK					163
1751.1Sjmcneill#define GCC_CE1_CLK						164
1761.1Sjmcneill#define GCC_CE1_AXI_CLK						165
1771.1Sjmcneill#define GCC_CE1_AHB_CLK						166
1781.1Sjmcneill#define GCC_BIMC_HMSS_AXI_CLK					167
1791.1Sjmcneill#define GCC_BIMC_GFX_CLK					168
1801.1Sjmcneill#define GCC_HMSS_AHB_CLK					169
1811.1Sjmcneill#define GCC_HMSS_SLV_AXI_CLK					170
1821.1Sjmcneill#define GCC_HMSS_MSTR_AXI_CLK					171
1831.1Sjmcneill#define GCC_HMSS_RBCPR_CLK					172
1841.1Sjmcneill#define GCC_GP1_CLK						173
1851.1Sjmcneill#define GCC_GP2_CLK						174
1861.1Sjmcneill#define GCC_GP3_CLK						175
1871.1Sjmcneill#define GCC_PCIE_0_SLV_AXI_CLK					176
1881.1Sjmcneill#define GCC_PCIE_0_MSTR_AXI_CLK					177
1891.1Sjmcneill#define GCC_PCIE_0_CFG_AHB_CLK					178
1901.1Sjmcneill#define GCC_PCIE_0_AUX_CLK					179
1911.1Sjmcneill#define GCC_PCIE_0_PIPE_CLK					180
1921.1Sjmcneill#define GCC_PCIE_1_SLV_AXI_CLK					181
1931.1Sjmcneill#define GCC_PCIE_1_MSTR_AXI_CLK					182
1941.1Sjmcneill#define GCC_PCIE_1_CFG_AHB_CLK					183
1951.1Sjmcneill#define GCC_PCIE_1_AUX_CLK					184
1961.1Sjmcneill#define GCC_PCIE_1_PIPE_CLK					185
1971.1Sjmcneill#define GCC_PCIE_2_SLV_AXI_CLK					186
1981.1Sjmcneill#define GCC_PCIE_2_MSTR_AXI_CLK					187
1991.1Sjmcneill#define GCC_PCIE_2_CFG_AHB_CLK					188
2001.1Sjmcneill#define GCC_PCIE_2_AUX_CLK					189
2011.1Sjmcneill#define GCC_PCIE_2_PIPE_CLK					190
2021.1Sjmcneill#define GCC_PCIE_PHY_CFG_AHB_CLK				191
2031.1Sjmcneill#define GCC_PCIE_PHY_AUX_CLK					192
2041.1Sjmcneill#define GCC_UFS_AXI_CLK						193
2051.1Sjmcneill#define GCC_UFS_AHB_CLK						194
2061.1Sjmcneill#define GCC_UFS_TX_CFG_CLK					195
2071.1Sjmcneill#define GCC_UFS_RX_CFG_CLK					196
2081.1Sjmcneill#define GCC_UFS_TX_SYMBOL_0_CLK					197
2091.1Sjmcneill#define GCC_UFS_RX_SYMBOL_0_CLK					198
2101.1Sjmcneill#define GCC_UFS_RX_SYMBOL_1_CLK					199
2111.1Sjmcneill#define GCC_UFS_UNIPRO_CORE_CLK					200
2121.1Sjmcneill#define GCC_UFS_ICE_CORE_CLK					201
2131.1Sjmcneill#define GCC_UFS_SYS_CLK_CORE_CLK				202
2141.1Sjmcneill#define GCC_UFS_TX_SYMBOL_CLK_CORE_CLK				203
2151.1Sjmcneill#define GCC_AGGRE0_SNOC_AXI_CLK					204
2161.1Sjmcneill#define GCC_AGGRE0_CNOC_AHB_CLK					205
2171.1Sjmcneill#define GCC_SMMU_AGGRE0_AXI_CLK					206
2181.1Sjmcneill#define GCC_SMMU_AGGRE0_AHB_CLK					207
2191.1Sjmcneill#define GCC_AGGRE1_PNOC_AHB_CLK					208
2201.1Sjmcneill#define GCC_AGGRE2_UFS_AXI_CLK					209
2211.1Sjmcneill#define GCC_AGGRE2_USB3_AXI_CLK					210
2221.1Sjmcneill#define GCC_QSPI_AHB_CLK					211
2231.1Sjmcneill#define GCC_QSPI_SER_CLK					212
2241.1Sjmcneill#define GCC_USB3_CLKREF_CLK					213
2251.1Sjmcneill#define GCC_HDMI_CLKREF_CLK					214
2261.1Sjmcneill#define GCC_UFS_CLKREF_CLK					215
2271.1Sjmcneill#define GCC_PCIE_CLKREF_CLK					216
2281.1Sjmcneill#define GCC_RX2_USB2_CLKREF_CLK					217
2291.1Sjmcneill#define GCC_RX1_USB2_CLKREF_CLK					218
2301.1.1.2Sjmcneill#define GCC_HLOS1_VOTE_LPASS_CORE_SMMU_CLK			219
2311.1.1.2Sjmcneill#define GCC_HLOS1_VOTE_LPASS_ADSP_SMMU_CLK			220
2321.1.1.3Sjmcneill#define GCC_EDP_CLKREF_CLK					221
2331.1.1.3Sjmcneill#define GCC_MSS_CFG_AHB_CLK					222
2341.1.1.3Sjmcneill#define GCC_MSS_Q6_BIMC_AXI_CLK					223
2351.1.1.3Sjmcneill#define GCC_MSS_SNOC_AXI_CLK					224
2361.1.1.3Sjmcneill#define GCC_MSS_MNOC_BIMC_AXI_CLK				225
2371.1.1.3Sjmcneill#define GCC_DCC_AHB_CLK						226
2381.1.1.3Sjmcneill#define GCC_AGGRE0_NOC_MPU_CFG_AHB_CLK				227
2391.1.1.3Sjmcneill#define GCC_MMSS_GPLL0_DIV_CLK					228
2401.1.1.3Sjmcneill#define GCC_MSS_GPLL0_DIV_CLK					229
2411.1Sjmcneill
2421.1Sjmcneill#define GCC_SYSTEM_NOC_BCR					0
2431.1Sjmcneill#define GCC_CONFIG_NOC_BCR					1
2441.1Sjmcneill#define GCC_PERIPH_NOC_BCR					2
2451.1Sjmcneill#define GCC_IMEM_BCR						3
2461.1Sjmcneill#define GCC_MMSS_BCR						4
2471.1Sjmcneill#define GCC_PIMEM_BCR						5
2481.1Sjmcneill#define GCC_QDSS_BCR						6
2491.1Sjmcneill#define GCC_USB_30_BCR						7
2501.1Sjmcneill#define GCC_USB_20_BCR						8
2511.1Sjmcneill#define GCC_QUSB2PHY_PRIM_BCR					9
2521.1Sjmcneill#define GCC_QUSB2PHY_SEC_BCR					10
2531.1Sjmcneill#define GCC_USB_PHY_CFG_AHB2PHY_BCR				11
2541.1Sjmcneill#define GCC_SDCC1_BCR						12
2551.1Sjmcneill#define GCC_SDCC2_BCR						13
2561.1Sjmcneill#define GCC_SDCC3_BCR						14
2571.1Sjmcneill#define GCC_SDCC4_BCR						15
2581.1Sjmcneill#define GCC_BLSP1_BCR						16
2591.1Sjmcneill#define GCC_BLSP1_QUP1_BCR					17
2601.1Sjmcneill#define GCC_BLSP1_UART1_BCR					18
2611.1Sjmcneill#define GCC_BLSP1_QUP2_BCR					19
2621.1Sjmcneill#define GCC_BLSP1_UART2_BCR					20
2631.1Sjmcneill#define GCC_BLSP1_QUP3_BCR					21
2641.1Sjmcneill#define GCC_BLSP1_UART3_BCR					22
2651.1Sjmcneill#define GCC_BLSP1_QUP4_BCR					23
2661.1Sjmcneill#define GCC_BLSP1_UART4_BCR					24
2671.1Sjmcneill#define GCC_BLSP1_QUP5_BCR					25
2681.1Sjmcneill#define GCC_BLSP1_UART5_BCR					26
2691.1Sjmcneill#define GCC_BLSP1_QUP6_BCR					27
2701.1Sjmcneill#define GCC_BLSP1_UART6_BCR					28
2711.1Sjmcneill#define GCC_BLSP2_BCR						29
2721.1Sjmcneill#define GCC_BLSP2_QUP1_BCR					30
2731.1Sjmcneill#define GCC_BLSP2_UART1_BCR					31
2741.1Sjmcneill#define GCC_BLSP2_QUP2_BCR					32
2751.1Sjmcneill#define GCC_BLSP2_UART2_BCR					33
2761.1Sjmcneill#define GCC_BLSP2_QUP3_BCR					34
2771.1Sjmcneill#define GCC_BLSP2_UART3_BCR					35
2781.1Sjmcneill#define GCC_BLSP2_QUP4_BCR					36
2791.1Sjmcneill#define GCC_BLSP2_UART4_BCR					37
2801.1Sjmcneill#define GCC_BLSP2_QUP5_BCR					38
2811.1Sjmcneill#define GCC_BLSP2_UART5_BCR					39
2821.1Sjmcneill#define GCC_BLSP2_QUP6_BCR					40
2831.1Sjmcneill#define GCC_BLSP2_UART6_BCR					41
2841.1Sjmcneill#define GCC_PDM_BCR						42
2851.1Sjmcneill#define GCC_PRNG_BCR						43
2861.1Sjmcneill#define GCC_TSIF_BCR						44
2871.1Sjmcneill#define GCC_TCSR_BCR						45
2881.1Sjmcneill#define GCC_BOOT_ROM_BCR					46
2891.1Sjmcneill#define GCC_MSG_RAM_BCR						47
2901.1Sjmcneill#define GCC_TLMM_BCR						48
2911.1Sjmcneill#define GCC_MPM_BCR						49
2921.1Sjmcneill#define GCC_SEC_CTRL_BCR					50
2931.1Sjmcneill#define GCC_SPMI_BCR						51
2941.1Sjmcneill#define GCC_SPDM_BCR						52
2951.1Sjmcneill#define GCC_CE1_BCR						53
2961.1Sjmcneill#define GCC_BIMC_BCR						54
2971.1Sjmcneill#define GCC_SNOC_BUS_TIMEOUT0_BCR				55
2981.1Sjmcneill#define GCC_SNOC_BUS_TIMEOUT2_BCR				56
2991.1Sjmcneill#define GCC_SNOC_BUS_TIMEOUT1_BCR				57
3001.1Sjmcneill#define GCC_SNOC_BUS_TIMEOUT3_BCR				58
3011.1Sjmcneill#define GCC_SNOC_BUS_TIMEOUT_EXTREF_BCR				59
3021.1Sjmcneill#define GCC_PNOC_BUS_TIMEOUT0_BCR				60
3031.1Sjmcneill#define GCC_PNOC_BUS_TIMEOUT1_BCR				61
3041.1Sjmcneill#define GCC_PNOC_BUS_TIMEOUT2_BCR				62
3051.1Sjmcneill#define GCC_PNOC_BUS_TIMEOUT3_BCR				63
3061.1Sjmcneill#define GCC_PNOC_BUS_TIMEOUT4_BCR				64
3071.1Sjmcneill#define GCC_CNOC_BUS_TIMEOUT0_BCR				65
3081.1Sjmcneill#define GCC_CNOC_BUS_TIMEOUT1_BCR				66
3091.1Sjmcneill#define GCC_CNOC_BUS_TIMEOUT2_BCR				67
3101.1Sjmcneill#define GCC_CNOC_BUS_TIMEOUT3_BCR				68
3111.1Sjmcneill#define GCC_CNOC_BUS_TIMEOUT4_BCR				69
3121.1Sjmcneill#define GCC_CNOC_BUS_TIMEOUT5_BCR				70
3131.1Sjmcneill#define GCC_CNOC_BUS_TIMEOUT6_BCR				71
3141.1Sjmcneill#define GCC_CNOC_BUS_TIMEOUT7_BCR				72
3151.1Sjmcneill#define GCC_CNOC_BUS_TIMEOUT8_BCR				73
3161.1Sjmcneill#define GCC_CNOC_BUS_TIMEOUT9_BCR				74
3171.1Sjmcneill#define GCC_CNOC_BUS_TIMEOUT_EXTREF_BCR				75
3181.1Sjmcneill#define GCC_APB2JTAG_BCR					76
3191.1Sjmcneill#define GCC_RBCPR_CX_BCR					77
3201.1Sjmcneill#define GCC_RBCPR_MX_BCR					78
3211.1Sjmcneill#define GCC_PCIE_0_BCR						79
3221.1Sjmcneill#define GCC_PCIE_0_PHY_BCR					80
3231.1Sjmcneill#define GCC_PCIE_1_BCR						81
3241.1Sjmcneill#define GCC_PCIE_1_PHY_BCR					82
3251.1Sjmcneill#define GCC_PCIE_2_BCR						83
3261.1Sjmcneill#define GCC_PCIE_2_PHY_BCR					84
3271.1Sjmcneill#define GCC_PCIE_PHY_BCR					85
3281.1Sjmcneill#define GCC_DCD_BCR						86
3291.1Sjmcneill#define GCC_OBT_ODT_BCR						87
3301.1Sjmcneill#define GCC_UFS_BCR						88
3311.1Sjmcneill#define GCC_SSC_BCR						89
3321.1Sjmcneill#define GCC_VS_BCR						90
3331.1Sjmcneill#define GCC_AGGRE0_NOC_BCR					91
3341.1Sjmcneill#define GCC_AGGRE1_NOC_BCR					92
3351.1Sjmcneill#define GCC_AGGRE2_NOC_BCR					93
3361.1Sjmcneill#define GCC_DCC_BCR						94
3371.1Sjmcneill#define GCC_IPA_BCR						95
3381.1Sjmcneill#define GCC_QSPI_BCR						96
3391.1Sjmcneill#define GCC_SKL_BCR						97
3401.1Sjmcneill#define GCC_MSMPU_BCR						98
3411.1Sjmcneill#define GCC_MSS_Q6_BCR						99
3421.1Sjmcneill#define GCC_QREFS_VBG_CAL_BCR					100
3431.1Sjmcneill#define GCC_PCIE_PHY_COM_BCR					101
3441.1Sjmcneill#define GCC_PCIE_PHY_COM_NOCSR_BCR				102
3451.1Sjmcneill#define GCC_USB3_PHY_BCR					103
3461.1Sjmcneill#define GCC_USB3PHY_PHY_BCR					104
3471.1Sjmcneill#define GCC_MSS_RESTART						105
3481.1Sjmcneill
3491.1Sjmcneill
3501.1Sjmcneill/* Indexes for GDSCs */
3511.1Sjmcneill#define AGGRE0_NOC_GDSC			0
3521.1Sjmcneill#define HLOS1_VOTE_AGGRE0_NOC_GDSC	1
3531.1Sjmcneill#define HLOS1_VOTE_LPASS_ADSP_GDSC	2
3541.1Sjmcneill#define HLOS1_VOTE_LPASS_CORE_GDSC	3
3551.1Sjmcneill#define USB30_GDSC			4
3561.1Sjmcneill#define PCIE0_GDSC			5
3571.1Sjmcneill#define PCIE1_GDSC			6
3581.1Sjmcneill#define PCIE2_GDSC			7
3591.1Sjmcneill#define UFS_GDSC			8
3601.1Sjmcneill
3611.1Sjmcneill#endif
362