11.1Sjmcneill/* $NetBSD: qcom,gcc-msm8998.h,v 1.1.1.4 2021/11/07 16:49:59 jmcneill Exp $ */ 21.1Sjmcneill 31.1.1.3Sskrll/* SPDX-License-Identifier: GPL-2.0-only */ 41.1Sjmcneill/* 51.1Sjmcneill * Copyright (c) 2016, The Linux Foundation. All rights reserved. 61.1Sjmcneill */ 71.1Sjmcneill 81.1Sjmcneill#ifndef _DT_BINDINGS_CLK_MSM_GCC_COBALT_H 91.1Sjmcneill#define _DT_BINDINGS_CLK_MSM_GCC_COBALT_H 101.1Sjmcneill 111.1Sjmcneill#define BLSP1_QUP1_I2C_APPS_CLK_SRC 0 121.1Sjmcneill#define BLSP1_QUP1_SPI_APPS_CLK_SRC 1 131.1Sjmcneill#define BLSP1_QUP2_I2C_APPS_CLK_SRC 2 141.1Sjmcneill#define BLSP1_QUP2_SPI_APPS_CLK_SRC 3 151.1Sjmcneill#define BLSP1_QUP3_I2C_APPS_CLK_SRC 4 161.1Sjmcneill#define BLSP1_QUP3_SPI_APPS_CLK_SRC 5 171.1Sjmcneill#define BLSP1_QUP4_I2C_APPS_CLK_SRC 6 181.1Sjmcneill#define BLSP1_QUP4_SPI_APPS_CLK_SRC 7 191.1Sjmcneill#define BLSP1_QUP5_I2C_APPS_CLK_SRC 8 201.1Sjmcneill#define BLSP1_QUP5_SPI_APPS_CLK_SRC 9 211.1Sjmcneill#define BLSP1_QUP6_I2C_APPS_CLK_SRC 10 221.1Sjmcneill#define BLSP1_QUP6_SPI_APPS_CLK_SRC 11 231.1Sjmcneill#define BLSP1_UART1_APPS_CLK_SRC 12 241.1Sjmcneill#define BLSP1_UART2_APPS_CLK_SRC 13 251.1Sjmcneill#define BLSP1_UART3_APPS_CLK_SRC 14 261.1Sjmcneill#define BLSP2_QUP1_I2C_APPS_CLK_SRC 15 271.1Sjmcneill#define BLSP2_QUP1_SPI_APPS_CLK_SRC 16 281.1Sjmcneill#define BLSP2_QUP2_I2C_APPS_CLK_SRC 17 291.1Sjmcneill#define BLSP2_QUP2_SPI_APPS_CLK_SRC 18 301.1Sjmcneill#define BLSP2_QUP3_I2C_APPS_CLK_SRC 19 311.1Sjmcneill#define BLSP2_QUP3_SPI_APPS_CLK_SRC 20 321.1Sjmcneill#define BLSP2_QUP4_I2C_APPS_CLK_SRC 21 331.1Sjmcneill#define BLSP2_QUP4_SPI_APPS_CLK_SRC 22 341.1Sjmcneill#define BLSP2_QUP5_I2C_APPS_CLK_SRC 23 351.1Sjmcneill#define BLSP2_QUP5_SPI_APPS_CLK_SRC 24 361.1Sjmcneill#define BLSP2_QUP6_I2C_APPS_CLK_SRC 25 371.1Sjmcneill#define BLSP2_QUP6_SPI_APPS_CLK_SRC 26 381.1Sjmcneill#define BLSP2_UART1_APPS_CLK_SRC 27 391.1Sjmcneill#define BLSP2_UART2_APPS_CLK_SRC 28 401.1Sjmcneill#define BLSP2_UART3_APPS_CLK_SRC 29 411.1Sjmcneill#define GCC_AGGRE1_NOC_XO_CLK 30 421.1Sjmcneill#define GCC_AGGRE1_UFS_AXI_CLK 31 431.1Sjmcneill#define GCC_AGGRE1_USB3_AXI_CLK 32 441.1Sjmcneill#define GCC_APSS_QDSS_TSCTR_DIV2_CLK 33 451.1Sjmcneill#define GCC_APSS_QDSS_TSCTR_DIV8_CLK 34 461.1Sjmcneill#define GCC_BIMC_HMSS_AXI_CLK 35 471.1Sjmcneill#define GCC_BIMC_MSS_Q6_AXI_CLK 36 481.1Sjmcneill#define GCC_BLSP1_AHB_CLK 37 491.1Sjmcneill#define GCC_BLSP1_QUP1_I2C_APPS_CLK 38 501.1Sjmcneill#define GCC_BLSP1_QUP1_SPI_APPS_CLK 39 511.1Sjmcneill#define GCC_BLSP1_QUP2_I2C_APPS_CLK 40 521.1Sjmcneill#define GCC_BLSP1_QUP2_SPI_APPS_CLK 41 531.1Sjmcneill#define GCC_BLSP1_QUP3_I2C_APPS_CLK 42 541.1Sjmcneill#define GCC_BLSP1_QUP3_SPI_APPS_CLK 43 551.1Sjmcneill#define GCC_BLSP1_QUP4_I2C_APPS_CLK 44 561.1Sjmcneill#define GCC_BLSP1_QUP4_SPI_APPS_CLK 45 571.1Sjmcneill#define GCC_BLSP1_QUP5_I2C_APPS_CLK 46 581.1Sjmcneill#define GCC_BLSP1_QUP5_SPI_APPS_CLK 47 591.1Sjmcneill#define GCC_BLSP1_QUP6_I2C_APPS_CLK 48 601.1Sjmcneill#define GCC_BLSP1_QUP6_SPI_APPS_CLK 49 611.1Sjmcneill#define GCC_BLSP1_SLEEP_CLK 50 621.1Sjmcneill#define GCC_BLSP1_UART1_APPS_CLK 51 631.1Sjmcneill#define GCC_BLSP1_UART2_APPS_CLK 52 641.1Sjmcneill#define GCC_BLSP1_UART3_APPS_CLK 53 651.1Sjmcneill#define GCC_BLSP2_AHB_CLK 54 661.1Sjmcneill#define GCC_BLSP2_QUP1_I2C_APPS_CLK 55 671.1Sjmcneill#define GCC_BLSP2_QUP1_SPI_APPS_CLK 56 681.1Sjmcneill#define GCC_BLSP2_QUP2_I2C_APPS_CLK 57 691.1Sjmcneill#define GCC_BLSP2_QUP2_SPI_APPS_CLK 58 701.1Sjmcneill#define GCC_BLSP2_QUP3_I2C_APPS_CLK 59 711.1Sjmcneill#define GCC_BLSP2_QUP3_SPI_APPS_CLK 60 721.1Sjmcneill#define GCC_BLSP2_QUP4_I2C_APPS_CLK 61 731.1Sjmcneill#define GCC_BLSP2_QUP4_SPI_APPS_CLK 62 741.1Sjmcneill#define GCC_BLSP2_QUP5_I2C_APPS_CLK 63 751.1Sjmcneill#define GCC_BLSP2_QUP5_SPI_APPS_CLK 64 761.1Sjmcneill#define GCC_BLSP2_QUP6_I2C_APPS_CLK 65 771.1Sjmcneill#define GCC_BLSP2_QUP6_SPI_APPS_CLK 66 781.1Sjmcneill#define GCC_BLSP2_SLEEP_CLK 67 791.1Sjmcneill#define GCC_BLSP2_UART1_APPS_CLK 68 801.1Sjmcneill#define GCC_BLSP2_UART2_APPS_CLK 69 811.1Sjmcneill#define GCC_BLSP2_UART3_APPS_CLK 70 821.1Sjmcneill#define GCC_CFG_NOC_USB3_AXI_CLK 71 831.1Sjmcneill#define GCC_GP1_CLK 72 841.1Sjmcneill#define GCC_GP2_CLK 73 851.1Sjmcneill#define GCC_GP3_CLK 74 861.1Sjmcneill#define GCC_GPU_BIMC_GFX_CLK 75 871.1Sjmcneill#define GCC_GPU_BIMC_GFX_SRC_CLK 76 881.1Sjmcneill#define GCC_GPU_CFG_AHB_CLK 77 891.1Sjmcneill#define GCC_GPU_SNOC_DVM_GFX_CLK 78 901.1Sjmcneill#define GCC_HMSS_AHB_CLK 79 911.1Sjmcneill#define GCC_HMSS_AT_CLK 80 921.1Sjmcneill#define GCC_HMSS_DVM_BUS_CLK 81 931.1Sjmcneill#define GCC_HMSS_RBCPR_CLK 82 941.1Sjmcneill#define GCC_HMSS_TRIG_CLK 83 951.1Sjmcneill#define GCC_LPASS_AT_CLK 84 961.1Sjmcneill#define GCC_LPASS_TRIG_CLK 85 971.1Sjmcneill#define GCC_MMSS_NOC_CFG_AHB_CLK 86 981.1Sjmcneill#define GCC_MMSS_QM_AHB_CLK 87 991.1Sjmcneill#define GCC_MMSS_QM_CORE_CLK 88 1001.1Sjmcneill#define GCC_MMSS_SYS_NOC_AXI_CLK 89 1011.1Sjmcneill#define GCC_MSS_AT_CLK 90 1021.1Sjmcneill#define GCC_PCIE_0_AUX_CLK 91 1031.1Sjmcneill#define GCC_PCIE_0_CFG_AHB_CLK 92 1041.1Sjmcneill#define GCC_PCIE_0_MSTR_AXI_CLK 93 1051.1Sjmcneill#define GCC_PCIE_0_PIPE_CLK 94 1061.1Sjmcneill#define GCC_PCIE_0_SLV_AXI_CLK 95 1071.1Sjmcneill#define GCC_PCIE_PHY_AUX_CLK 96 1081.1Sjmcneill#define GCC_PDM2_CLK 97 1091.1Sjmcneill#define GCC_PDM_AHB_CLK 98 1101.1Sjmcneill#define GCC_PDM_XO4_CLK 99 1111.1Sjmcneill#define GCC_PRNG_AHB_CLK 100 1121.1Sjmcneill#define GCC_SDCC2_AHB_CLK 101 1131.1Sjmcneill#define GCC_SDCC2_APPS_CLK 102 1141.1Sjmcneill#define GCC_SDCC4_AHB_CLK 103 1151.1Sjmcneill#define GCC_SDCC4_APPS_CLK 104 1161.1Sjmcneill#define GCC_TSIF_AHB_CLK 105 1171.1Sjmcneill#define GCC_TSIF_INACTIVITY_TIMERS_CLK 106 1181.1Sjmcneill#define GCC_TSIF_REF_CLK 107 1191.1Sjmcneill#define GCC_UFS_AHB_CLK 108 1201.1Sjmcneill#define GCC_UFS_AXI_CLK 109 1211.1Sjmcneill#define GCC_UFS_ICE_CORE_CLK 110 1221.1Sjmcneill#define GCC_UFS_PHY_AUX_CLK 111 1231.1Sjmcneill#define GCC_UFS_RX_SYMBOL_0_CLK 112 1241.1Sjmcneill#define GCC_UFS_RX_SYMBOL_1_CLK 113 1251.1Sjmcneill#define GCC_UFS_TX_SYMBOL_0_CLK 114 1261.1Sjmcneill#define GCC_UFS_UNIPRO_CORE_CLK 115 1271.1Sjmcneill#define GCC_USB30_MASTER_CLK 116 1281.1Sjmcneill#define GCC_USB30_MOCK_UTMI_CLK 117 1291.1Sjmcneill#define GCC_USB30_SLEEP_CLK 118 1301.1Sjmcneill#define GCC_USB3_PHY_AUX_CLK 119 1311.1Sjmcneill#define GCC_USB3_PHY_PIPE_CLK 120 1321.1Sjmcneill#define GCC_USB_PHY_CFG_AHB2PHY_CLK 121 1331.1Sjmcneill#define GP1_CLK_SRC 122 1341.1Sjmcneill#define GP2_CLK_SRC 123 1351.1Sjmcneill#define GP3_CLK_SRC 124 1361.1Sjmcneill#define GPLL0 125 1371.1Sjmcneill#define GPLL0_OUT_EVEN 126 1381.1Sjmcneill#define GPLL0_OUT_MAIN 127 1391.1Sjmcneill#define GPLL0_OUT_ODD 128 1401.1Sjmcneill#define GPLL0_OUT_TEST 129 1411.1Sjmcneill#define GPLL1 130 1421.1Sjmcneill#define GPLL1_OUT_EVEN 131 1431.1Sjmcneill#define GPLL1_OUT_MAIN 132 1441.1Sjmcneill#define GPLL1_OUT_ODD 133 1451.1Sjmcneill#define GPLL1_OUT_TEST 134 1461.1Sjmcneill#define GPLL2 135 1471.1Sjmcneill#define GPLL2_OUT_EVEN 136 1481.1Sjmcneill#define GPLL2_OUT_MAIN 137 1491.1Sjmcneill#define GPLL2_OUT_ODD 138 1501.1Sjmcneill#define GPLL2_OUT_TEST 139 1511.1Sjmcneill#define GPLL3 140 1521.1Sjmcneill#define GPLL3_OUT_EVEN 141 1531.1Sjmcneill#define GPLL3_OUT_MAIN 142 1541.1Sjmcneill#define GPLL3_OUT_ODD 143 1551.1Sjmcneill#define GPLL3_OUT_TEST 144 1561.1Sjmcneill#define GPLL4 145 1571.1Sjmcneill#define GPLL4_OUT_EVEN 146 1581.1Sjmcneill#define GPLL4_OUT_MAIN 147 1591.1Sjmcneill#define GPLL4_OUT_ODD 148 1601.1Sjmcneill#define GPLL4_OUT_TEST 149 1611.1Sjmcneill#define GPLL6 150 1621.1Sjmcneill#define GPLL6_OUT_EVEN 151 1631.1Sjmcneill#define GPLL6_OUT_MAIN 152 1641.1Sjmcneill#define GPLL6_OUT_ODD 153 1651.1Sjmcneill#define GPLL6_OUT_TEST 154 1661.1Sjmcneill#define HMSS_AHB_CLK_SRC 155 1671.1Sjmcneill#define HMSS_RBCPR_CLK_SRC 156 1681.1Sjmcneill#define PCIE_AUX_CLK_SRC 157 1691.1Sjmcneill#define PDM2_CLK_SRC 158 1701.1Sjmcneill#define SDCC2_APPS_CLK_SRC 159 1711.1Sjmcneill#define SDCC4_APPS_CLK_SRC 160 1721.1Sjmcneill#define TSIF_REF_CLK_SRC 161 1731.1Sjmcneill#define UFS_AXI_CLK_SRC 162 1741.1Sjmcneill#define USB30_MASTER_CLK_SRC 163 1751.1Sjmcneill#define USB30_MOCK_UTMI_CLK_SRC 164 1761.1Sjmcneill#define USB3_PHY_AUX_CLK_SRC 165 1771.1.1.2Sjmcneill#define GCC_USB3_CLKREF_CLK 166 1781.1.1.2Sjmcneill#define GCC_HDMI_CLKREF_CLK 167 1791.1.1.2Sjmcneill#define GCC_UFS_CLKREF_CLK 168 1801.1.1.2Sjmcneill#define GCC_PCIE_CLKREF_CLK 169 1811.1.1.2Sjmcneill#define GCC_RX1_USB2_CLKREF_CLK 170 1821.1.1.3Sskrll#define GCC_MSS_CFG_AHB_CLK 171 1831.1.1.3Sskrll#define GCC_BOOT_ROM_AHB_CLK 172 1841.1.1.3Sskrll#define GCC_MSS_GPLL0_DIV_CLK_SRC 173 1851.1.1.3Sskrll#define GCC_MSS_SNOC_AXI_CLK 174 1861.1.1.3Sskrll#define GCC_MSS_MNOC_BIMC_AXI_CLK 175 1871.1.1.4Sjmcneill#define GCC_BIMC_GFX_CLK 176 1881.1.1.4Sjmcneill#define UFS_UNIPRO_CORE_CLK_SRC 177 1891.1.1.4Sjmcneill#define GCC_MMSS_GPLL0_CLK 178 1901.1.1.4Sjmcneill#define HMSS_GPLL0_CLK_SRC 179 1911.1Sjmcneill 1921.1Sjmcneill#define PCIE_0_GDSC 0 1931.1Sjmcneill#define UFS_GDSC 1 1941.1Sjmcneill#define USB_30_GDSC 2 1951.1Sjmcneill 1961.1Sjmcneill#define GCC_BLSP1_QUP1_BCR 0 1971.1Sjmcneill#define GCC_BLSP1_QUP2_BCR 1 1981.1Sjmcneill#define GCC_BLSP1_QUP3_BCR 2 1991.1Sjmcneill#define GCC_BLSP1_QUP4_BCR 3 2001.1Sjmcneill#define GCC_BLSP1_QUP5_BCR 4 2011.1Sjmcneill#define GCC_BLSP1_QUP6_BCR 5 2021.1Sjmcneill#define GCC_BLSP2_QUP1_BCR 6 2031.1Sjmcneill#define GCC_BLSP2_QUP2_BCR 7 2041.1Sjmcneill#define GCC_BLSP2_QUP3_BCR 8 2051.1Sjmcneill#define GCC_BLSP2_QUP4_BCR 9 2061.1Sjmcneill#define GCC_BLSP2_QUP5_BCR 10 2071.1Sjmcneill#define GCC_BLSP2_QUP6_BCR 11 2081.1Sjmcneill#define GCC_PCIE_0_BCR 12 2091.1Sjmcneill#define GCC_PDM_BCR 13 2101.1Sjmcneill#define GCC_SDCC2_BCR 14 2111.1Sjmcneill#define GCC_SDCC4_BCR 15 2121.1Sjmcneill#define GCC_TSIF_BCR 16 2131.1Sjmcneill#define GCC_UFS_BCR 17 2141.1Sjmcneill#define GCC_USB_30_BCR 18 2151.1.1.2Sjmcneill#define GCC_SYSTEM_NOC_BCR 19 2161.1.1.2Sjmcneill#define GCC_CONFIG_NOC_BCR 20 2171.1.1.2Sjmcneill#define GCC_AHB2PHY_EAST_BCR 21 2181.1.1.2Sjmcneill#define GCC_IMEM_BCR 22 2191.1.1.2Sjmcneill#define GCC_PIMEM_BCR 23 2201.1.1.2Sjmcneill#define GCC_MMSS_BCR 24 2211.1.1.2Sjmcneill#define GCC_QDSS_BCR 25 2221.1.1.2Sjmcneill#define GCC_WCSS_BCR 26 2231.1.1.2Sjmcneill#define GCC_BLSP1_BCR 27 2241.1.1.2Sjmcneill#define GCC_BLSP1_UART1_BCR 28 2251.1.1.2Sjmcneill#define GCC_BLSP1_UART2_BCR 29 2261.1.1.2Sjmcneill#define GCC_BLSP1_UART3_BCR 30 2271.1.1.2Sjmcneill#define GCC_CM_PHY_REFGEN1_BCR 31 2281.1.1.2Sjmcneill#define GCC_CM_PHY_REFGEN2_BCR 32 2291.1.1.2Sjmcneill#define GCC_BLSP2_BCR 33 2301.1.1.2Sjmcneill#define GCC_BLSP2_UART1_BCR 34 2311.1.1.2Sjmcneill#define GCC_BLSP2_UART2_BCR 35 2321.1.1.2Sjmcneill#define GCC_BLSP2_UART3_BCR 36 2331.1.1.2Sjmcneill#define GCC_SRAM_SENSOR_BCR 37 2341.1.1.2Sjmcneill#define GCC_PRNG_BCR 38 2351.1.1.2Sjmcneill#define GCC_TSIF_0_RESET 39 2361.1.1.2Sjmcneill#define GCC_TSIF_1_RESET 40 2371.1.1.2Sjmcneill#define GCC_TCSR_BCR 41 2381.1.1.2Sjmcneill#define GCC_BOOT_ROM_BCR 42 2391.1.1.2Sjmcneill#define GCC_MSG_RAM_BCR 43 2401.1.1.2Sjmcneill#define GCC_TLMM_BCR 44 2411.1.1.2Sjmcneill#define GCC_MPM_BCR 45 2421.1.1.2Sjmcneill#define GCC_SEC_CTRL_BCR 46 2431.1.1.2Sjmcneill#define GCC_SPMI_BCR 47 2441.1.1.2Sjmcneill#define GCC_SPDM_BCR 48 2451.1.1.2Sjmcneill#define GCC_CE1_BCR 49 2461.1.1.2Sjmcneill#define GCC_BIMC_BCR 50 2471.1.1.2Sjmcneill#define GCC_SNOC_BUS_TIMEOUT0_BCR 51 2481.1.1.2Sjmcneill#define GCC_SNOC_BUS_TIMEOUT1_BCR 52 2491.1.1.2Sjmcneill#define GCC_SNOC_BUS_TIMEOUT3_BCR 53 2501.1.1.2Sjmcneill#define GCC_SNOC_BUS_TIMEOUT_EXTREF_BCR 54 2511.1.1.2Sjmcneill#define GCC_PNOC_BUS_TIMEOUT0_BCR 55 2521.1.1.2Sjmcneill#define GCC_CNOC_PERIPH_BUS_TIMEOUT1_BCR 56 2531.1.1.2Sjmcneill#define GCC_CNOC_PERIPH_BUS_TIMEOUT2_BCR 57 2541.1.1.2Sjmcneill#define GCC_CNOC_BUS_TIMEOUT0_BCR 58 2551.1.1.2Sjmcneill#define GCC_CNOC_BUS_TIMEOUT1_BCR 59 2561.1.1.2Sjmcneill#define GCC_CNOC_BUS_TIMEOUT2_BCR 60 2571.1.1.2Sjmcneill#define GCC_CNOC_BUS_TIMEOUT3_BCR 61 2581.1.1.2Sjmcneill#define GCC_CNOC_BUS_TIMEOUT4_BCR 62 2591.1.1.2Sjmcneill#define GCC_CNOC_BUS_TIMEOUT5_BCR 63 2601.1.1.2Sjmcneill#define GCC_CNOC_BUS_TIMEOUT6_BCR 64 2611.1.1.2Sjmcneill#define GCC_CNOC_BUS_TIMEOUT7_BCR 65 2621.1.1.2Sjmcneill#define GCC_APB2JTAG_BCR 66 2631.1.1.2Sjmcneill#define GCC_RBCPR_CX_BCR 67 2641.1.1.2Sjmcneill#define GCC_RBCPR_MX_BCR 68 2651.1.1.2Sjmcneill#define GCC_USB3_PHY_BCR 69 2661.1.1.2Sjmcneill#define GCC_USB3PHY_PHY_BCR 70 2671.1.1.2Sjmcneill#define GCC_USB3_DP_PHY_BCR 71 2681.1.1.2Sjmcneill#define GCC_SSC_BCR 72 2691.1.1.2Sjmcneill#define GCC_SSC_RESET 73 2701.1.1.2Sjmcneill#define GCC_USB_PHY_CFG_AHB2PHY_BCR 74 2711.1.1.2Sjmcneill#define GCC_PCIE_0_LINK_DOWN_BCR 75 2721.1.1.2Sjmcneill#define GCC_PCIE_0_PHY_BCR 76 2731.1.1.2Sjmcneill#define GCC_PCIE_0_NOCSR_COM_PHY_BCR 77 2741.1.1.2Sjmcneill#define GCC_PCIE_PHY_BCR 78 2751.1.1.2Sjmcneill#define GCC_PCIE_PHY_NOCSR_COM_PHY_BCR 79 2761.1.1.2Sjmcneill#define GCC_PCIE_PHY_CFG_AHB_BCR 80 2771.1.1.2Sjmcneill#define GCC_PCIE_PHY_COM_BCR 81 2781.1.1.2Sjmcneill#define GCC_GPU_BCR 82 2791.1.1.2Sjmcneill#define GCC_SPSS_BCR 83 2801.1.1.2Sjmcneill#define GCC_OBT_ODT_BCR 84 2811.1.1.2Sjmcneill#define GCC_VS_BCR 85 2821.1.1.2Sjmcneill#define GCC_MSS_VS_RESET 86 2831.1.1.2Sjmcneill#define GCC_GPU_VS_RESET 87 2841.1.1.2Sjmcneill#define GCC_APC0_VS_RESET 88 2851.1.1.2Sjmcneill#define GCC_APC1_VS_RESET 89 2861.1.1.2Sjmcneill#define GCC_CNOC_BUS_TIMEOUT8_BCR 90 2871.1.1.2Sjmcneill#define GCC_CNOC_BUS_TIMEOUT9_BCR 91 2881.1.1.2Sjmcneill#define GCC_CNOC_BUS_TIMEOUT10_BCR 92 2891.1.1.2Sjmcneill#define GCC_CNOC_BUS_TIMEOUT11_BCR 93 2901.1.1.2Sjmcneill#define GCC_CNOC_BUS_TIMEOUT12_BCR 94 2911.1.1.2Sjmcneill#define GCC_CNOC_BUS_TIMEOUT13_BCR 95 2921.1.1.2Sjmcneill#define GCC_CNOC_BUS_TIMEOUT14_BCR 96 2931.1.1.2Sjmcneill#define GCC_CNOC_BUS_TIMEOUT_EXTREF_BCR 97 2941.1.1.2Sjmcneill#define GCC_AGGRE1_NOC_BCR 98 2951.1.1.2Sjmcneill#define GCC_AGGRE2_NOC_BCR 99 2961.1.1.2Sjmcneill#define GCC_DCC_BCR 100 2971.1.1.2Sjmcneill#define GCC_QREFS_VBG_CAL_BCR 101 2981.1.1.2Sjmcneill#define GCC_IPA_BCR 102 2991.1.1.2Sjmcneill#define GCC_GLM_BCR 103 3001.1.1.2Sjmcneill#define GCC_SKL_BCR 104 3011.1.1.2Sjmcneill#define GCC_MSMPU_BCR 105 3021.1.1.2Sjmcneill#define GCC_QUSB2PHY_PRIM_BCR 106 3031.1.1.2Sjmcneill#define GCC_QUSB2PHY_SEC_BCR 107 3041.1.1.3Sskrll#define GCC_MSS_RESTART 108 3051.1Sjmcneill 3061.1Sjmcneill#endif 307