11.1Sjmcneill/*	$NetBSD: qcom,gcc-sc7280.h,v 1.1.1.1 2021/11/07 16:49:59 jmcneill Exp $	*/
21.1Sjmcneill
31.1Sjmcneill/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
41.1Sjmcneill/*
51.1Sjmcneill * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
61.1Sjmcneill */
71.1Sjmcneill
81.1Sjmcneill#ifndef _DT_BINDINGS_CLK_QCOM_GCC_SC7280_H
91.1Sjmcneill#define _DT_BINDINGS_CLK_QCOM_GCC_SC7280_H
101.1Sjmcneill
111.1Sjmcneill/* GCC clocks */
121.1Sjmcneill#define GCC_GPLL0					0
131.1Sjmcneill#define GCC_GPLL0_OUT_EVEN				1
141.1Sjmcneill#define GCC_GPLL0_OUT_ODD				2
151.1Sjmcneill#define GCC_GPLL1					3
161.1Sjmcneill#define GCC_GPLL10					4
171.1Sjmcneill#define GCC_GPLL4					5
181.1Sjmcneill#define GCC_GPLL9					6
191.1Sjmcneill#define GCC_AGGRE_NOC_PCIE_0_AXI_CLK			7
201.1Sjmcneill#define GCC_AGGRE_NOC_PCIE_1_AXI_CLK			8
211.1Sjmcneill#define GCC_AGGRE_UFS_PHY_AXI_CLK			9
221.1Sjmcneill#define GCC_AGGRE_USB3_PRIM_AXI_CLK			10
231.1Sjmcneill#define GCC_CAMERA_AHB_CLK				11
241.1Sjmcneill#define GCC_CAMERA_HF_AXI_CLK				12
251.1Sjmcneill#define GCC_CAMERA_SF_AXI_CLK				13
261.1Sjmcneill#define GCC_CAMERA_XO_CLK				14
271.1Sjmcneill#define GCC_CFG_NOC_USB3_PRIM_AXI_CLK			15
281.1Sjmcneill#define GCC_CFG_NOC_USB3_SEC_AXI_CLK			16
291.1Sjmcneill#define GCC_CPUSS_AHB_CLK				17
301.1Sjmcneill#define GCC_CPUSS_AHB_CLK_SRC				18
311.1Sjmcneill#define GCC_CPUSS_AHB_POSTDIV_CLK_SRC			19
321.1Sjmcneill#define GCC_DDRSS_GPU_AXI_CLK				20
331.1Sjmcneill#define GCC_DDRSS_PCIE_SF_CLK				21
341.1Sjmcneill#define GCC_DISP_AHB_CLK				22
351.1Sjmcneill#define GCC_DISP_GPLL0_CLK_SRC				23
361.1Sjmcneill#define GCC_DISP_HF_AXI_CLK				24
371.1Sjmcneill#define GCC_DISP_SF_AXI_CLK				25
381.1Sjmcneill#define GCC_DISP_XO_CLK					26
391.1Sjmcneill#define GCC_GP1_CLK					27
401.1Sjmcneill#define GCC_GP1_CLK_SRC					28
411.1Sjmcneill#define GCC_GP2_CLK					29
421.1Sjmcneill#define GCC_GP2_CLK_SRC					30
431.1Sjmcneill#define GCC_GP3_CLK					31
441.1Sjmcneill#define GCC_GP3_CLK_SRC					32
451.1Sjmcneill#define GCC_GPU_CFG_AHB_CLK				33
461.1Sjmcneill#define GCC_GPU_GPLL0_CLK_SRC				34
471.1Sjmcneill#define GCC_GPU_GPLL0_DIV_CLK_SRC			35
481.1Sjmcneill#define GCC_GPU_IREF_EN					36
491.1Sjmcneill#define GCC_GPU_MEMNOC_GFX_CLK				37
501.1Sjmcneill#define GCC_GPU_SNOC_DVM_GFX_CLK			38
511.1Sjmcneill#define GCC_PCIE0_PHY_RCHNG_CLK				39
521.1Sjmcneill#define GCC_PCIE1_PHY_RCHNG_CLK				40
531.1Sjmcneill#define GCC_PCIE_0_AUX_CLK				41
541.1Sjmcneill#define GCC_PCIE_0_AUX_CLK_SRC				42
551.1Sjmcneill#define GCC_PCIE_0_CFG_AHB_CLK				43
561.1Sjmcneill#define GCC_PCIE_0_MSTR_AXI_CLK				44
571.1Sjmcneill#define GCC_PCIE_0_PHY_RCHNG_CLK_SRC			45
581.1Sjmcneill#define GCC_PCIE_0_PIPE_CLK				46
591.1Sjmcneill#define GCC_PCIE_0_PIPE_CLK_SRC				47
601.1Sjmcneill#define GCC_PCIE_0_SLV_AXI_CLK				48
611.1Sjmcneill#define GCC_PCIE_0_SLV_Q2A_AXI_CLK			49
621.1Sjmcneill#define GCC_PCIE_1_AUX_CLK				50
631.1Sjmcneill#define GCC_PCIE_1_AUX_CLK_SRC				51
641.1Sjmcneill#define GCC_PCIE_1_CFG_AHB_CLK				52
651.1Sjmcneill#define GCC_PCIE_1_MSTR_AXI_CLK				53
661.1Sjmcneill#define GCC_PCIE_1_PHY_RCHNG_CLK_SRC			54
671.1Sjmcneill#define GCC_PCIE_1_PIPE_CLK				55
681.1Sjmcneill#define GCC_PCIE_1_PIPE_CLK_SRC				56
691.1Sjmcneill#define GCC_PCIE_1_SLV_AXI_CLK				57
701.1Sjmcneill#define GCC_PCIE_1_SLV_Q2A_AXI_CLK			58
711.1Sjmcneill#define GCC_PCIE_THROTTLE_CORE_CLK			59
721.1Sjmcneill#define GCC_PDM2_CLK					60
731.1Sjmcneill#define GCC_PDM2_CLK_SRC				61
741.1Sjmcneill#define GCC_PDM_AHB_CLK					62
751.1Sjmcneill#define GCC_PDM_XO4_CLK					63
761.1Sjmcneill#define GCC_QMIP_CAMERA_NRT_AHB_CLK			64
771.1Sjmcneill#define GCC_QMIP_CAMERA_RT_AHB_CLK			65
781.1Sjmcneill#define GCC_QMIP_DISP_AHB_CLK				66
791.1Sjmcneill#define GCC_QMIP_VIDEO_VCODEC_AHB_CLK			67
801.1Sjmcneill#define GCC_QUPV3_WRAP0_CORE_2X_CLK			68
811.1Sjmcneill#define GCC_QUPV3_WRAP0_CORE_CLK			69
821.1Sjmcneill#define GCC_QUPV3_WRAP0_S0_CLK				70
831.1Sjmcneill#define GCC_QUPV3_WRAP0_S0_CLK_SRC			71
841.1Sjmcneill#define GCC_QUPV3_WRAP0_S1_CLK				72
851.1Sjmcneill#define GCC_QUPV3_WRAP0_S1_CLK_SRC			73
861.1Sjmcneill#define GCC_QUPV3_WRAP0_S2_CLK				74
871.1Sjmcneill#define GCC_QUPV3_WRAP0_S2_CLK_SRC			75
881.1Sjmcneill#define GCC_QUPV3_WRAP0_S3_CLK				76
891.1Sjmcneill#define GCC_QUPV3_WRAP0_S3_CLK_SRC			77
901.1Sjmcneill#define GCC_QUPV3_WRAP0_S4_CLK				78
911.1Sjmcneill#define GCC_QUPV3_WRAP0_S4_CLK_SRC			79
921.1Sjmcneill#define GCC_QUPV3_WRAP0_S5_CLK				80
931.1Sjmcneill#define GCC_QUPV3_WRAP0_S5_CLK_SRC			81
941.1Sjmcneill#define GCC_QUPV3_WRAP0_S6_CLK				82
951.1Sjmcneill#define GCC_QUPV3_WRAP0_S6_CLK_SRC			83
961.1Sjmcneill#define GCC_QUPV3_WRAP0_S7_CLK				84
971.1Sjmcneill#define GCC_QUPV3_WRAP0_S7_CLK_SRC			85
981.1Sjmcneill#define GCC_QUPV3_WRAP1_CORE_2X_CLK			86
991.1Sjmcneill#define GCC_QUPV3_WRAP1_CORE_CLK			87
1001.1Sjmcneill#define GCC_QUPV3_WRAP1_S0_CLK				88
1011.1Sjmcneill#define GCC_QUPV3_WRAP1_S0_CLK_SRC			89
1021.1Sjmcneill#define GCC_QUPV3_WRAP1_S1_CLK				90
1031.1Sjmcneill#define GCC_QUPV3_WRAP1_S1_CLK_SRC			91
1041.1Sjmcneill#define GCC_QUPV3_WRAP1_S2_CLK				92
1051.1Sjmcneill#define GCC_QUPV3_WRAP1_S2_CLK_SRC			93
1061.1Sjmcneill#define GCC_QUPV3_WRAP1_S3_CLK				94
1071.1Sjmcneill#define GCC_QUPV3_WRAP1_S3_CLK_SRC			95
1081.1Sjmcneill#define GCC_QUPV3_WRAP1_S4_CLK				96
1091.1Sjmcneill#define GCC_QUPV3_WRAP1_S4_CLK_SRC			97
1101.1Sjmcneill#define GCC_QUPV3_WRAP1_S5_CLK				98
1111.1Sjmcneill#define GCC_QUPV3_WRAP1_S5_CLK_SRC			99
1121.1Sjmcneill#define GCC_QUPV3_WRAP1_S6_CLK				100
1131.1Sjmcneill#define GCC_QUPV3_WRAP1_S6_CLK_SRC			101
1141.1Sjmcneill#define GCC_QUPV3_WRAP1_S7_CLK				102
1151.1Sjmcneill#define GCC_QUPV3_WRAP1_S7_CLK_SRC			103
1161.1Sjmcneill#define GCC_QUPV3_WRAP_0_M_AHB_CLK			104
1171.1Sjmcneill#define GCC_QUPV3_WRAP_0_S_AHB_CLK			105
1181.1Sjmcneill#define GCC_QUPV3_WRAP_1_M_AHB_CLK			106
1191.1Sjmcneill#define GCC_QUPV3_WRAP_1_S_AHB_CLK			107
1201.1Sjmcneill#define GCC_SDCC1_AHB_CLK				108
1211.1Sjmcneill#define GCC_SDCC1_APPS_CLK				109
1221.1Sjmcneill#define GCC_SDCC1_APPS_CLK_SRC				110
1231.1Sjmcneill#define GCC_SDCC1_ICE_CORE_CLK				111
1241.1Sjmcneill#define GCC_SDCC1_ICE_CORE_CLK_SRC			112
1251.1Sjmcneill#define GCC_SDCC2_AHB_CLK				113
1261.1Sjmcneill#define GCC_SDCC2_APPS_CLK				114
1271.1Sjmcneill#define GCC_SDCC2_APPS_CLK_SRC				115
1281.1Sjmcneill#define GCC_SDCC4_AHB_CLK				116
1291.1Sjmcneill#define GCC_SDCC4_APPS_CLK				117
1301.1Sjmcneill#define GCC_SDCC4_APPS_CLK_SRC				118
1311.1Sjmcneill#define GCC_SYS_NOC_CPUSS_AHB_CLK			119
1321.1Sjmcneill#define GCC_THROTTLE_PCIE_AHB_CLK			120
1331.1Sjmcneill#define GCC_TITAN_NRT_THROTTLE_CORE_CLK			121
1341.1Sjmcneill#define GCC_TITAN_RT_THROTTLE_CORE_CLK			122
1351.1Sjmcneill#define GCC_UFS_1_CLKREF_EN				123
1361.1Sjmcneill#define GCC_UFS_PHY_AHB_CLK				124
1371.1Sjmcneill#define GCC_UFS_PHY_AXI_CLK				125
1381.1Sjmcneill#define GCC_UFS_PHY_AXI_CLK_SRC				126
1391.1Sjmcneill#define GCC_UFS_PHY_ICE_CORE_CLK			127
1401.1Sjmcneill#define GCC_UFS_PHY_ICE_CORE_CLK_SRC			128
1411.1Sjmcneill#define GCC_UFS_PHY_PHY_AUX_CLK				129
1421.1Sjmcneill#define GCC_UFS_PHY_PHY_AUX_CLK_SRC			130
1431.1Sjmcneill#define GCC_UFS_PHY_RX_SYMBOL_0_CLK			131
1441.1Sjmcneill#define GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC			132
1451.1Sjmcneill#define GCC_UFS_PHY_RX_SYMBOL_1_CLK			133
1461.1Sjmcneill#define GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC			134
1471.1Sjmcneill#define GCC_UFS_PHY_TX_SYMBOL_0_CLK			135
1481.1Sjmcneill#define GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC			136
1491.1Sjmcneill#define GCC_UFS_PHY_UNIPRO_CORE_CLK			137
1501.1Sjmcneill#define GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC			138
1511.1Sjmcneill#define GCC_USB30_PRIM_MASTER_CLK			139
1521.1Sjmcneill#define GCC_USB30_PRIM_MASTER_CLK_SRC			140
1531.1Sjmcneill#define GCC_USB30_PRIM_MOCK_UTMI_CLK			141
1541.1Sjmcneill#define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC		142
1551.1Sjmcneill#define GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC	143
1561.1Sjmcneill#define GCC_USB30_PRIM_SLEEP_CLK			144
1571.1Sjmcneill#define GCC_USB30_SEC_MASTER_CLK			145
1581.1Sjmcneill#define GCC_USB30_SEC_MASTER_CLK_SRC			146
1591.1Sjmcneill#define GCC_USB30_SEC_MOCK_UTMI_CLK			147
1601.1Sjmcneill#define GCC_USB30_SEC_MOCK_UTMI_CLK_SRC			148
1611.1Sjmcneill#define GCC_USB30_SEC_MOCK_UTMI_POSTDIV_CLK_SRC		149
1621.1Sjmcneill#define GCC_USB30_SEC_SLEEP_CLK				150
1631.1Sjmcneill#define GCC_USB3_PRIM_PHY_AUX_CLK			151
1641.1Sjmcneill#define GCC_USB3_PRIM_PHY_AUX_CLK_SRC			152
1651.1Sjmcneill#define GCC_USB3_PRIM_PHY_COM_AUX_CLK			153
1661.1Sjmcneill#define GCC_USB3_PRIM_PHY_PIPE_CLK			154
1671.1Sjmcneill#define GCC_USB3_PRIM_PHY_PIPE_CLK_SRC			155
1681.1Sjmcneill#define GCC_USB3_SEC_PHY_AUX_CLK			156
1691.1Sjmcneill#define GCC_USB3_SEC_PHY_AUX_CLK_SRC			157
1701.1Sjmcneill#define GCC_USB3_SEC_PHY_COM_AUX_CLK			158
1711.1Sjmcneill#define GCC_USB3_SEC_PHY_PIPE_CLK			159
1721.1Sjmcneill#define GCC_USB3_SEC_PHY_PIPE_CLK_SRC			160
1731.1Sjmcneill#define GCC_VIDEO_AHB_CLK				161
1741.1Sjmcneill#define GCC_VIDEO_AXI0_CLK				162
1751.1Sjmcneill#define GCC_VIDEO_MVP_THROTTLE_CORE_CLK			163
1761.1Sjmcneill#define GCC_VIDEO_XO_CLK				164
1771.1Sjmcneill#define GCC_GPLL0_MAIN_DIV_CDIV				165
1781.1Sjmcneill#define GCC_QSPI_CNOC_PERIPH_AHB_CLK			166
1791.1Sjmcneill#define GCC_QSPI_CORE_CLK				167
1801.1Sjmcneill#define GCC_QSPI_CORE_CLK_SRC				168
1811.1Sjmcneill#define GCC_CFG_NOC_LPASS_CLK				169
1821.1Sjmcneill#define GCC_MSS_GPLL0_MAIN_DIV_CLK_SRC			170
1831.1Sjmcneill#define GCC_MSS_CFG_AHB_CLK				171
1841.1Sjmcneill#define GCC_MSS_OFFLINE_AXI_CLK				172
1851.1Sjmcneill#define GCC_MSS_SNOC_AXI_CLK				173
1861.1Sjmcneill#define GCC_MSS_Q6_MEMNOC_AXI_CLK			174
1871.1Sjmcneill#define GCC_MSS_Q6SS_BOOT_CLK_SRC			175
1881.1Sjmcneill#define GCC_AGGRE_USB3_SEC_AXI_CLK			176
1891.1Sjmcneill#define GCC_AGGRE_NOC_PCIE_TBU_CLK			177
1901.1Sjmcneill#define GCC_AGGRE_NOC_PCIE_CENTER_SF_AXI_CLK		178
1911.1Sjmcneill#define GCC_PCIE_CLKREF_EN				179
1921.1Sjmcneill#define GCC_WPSS_AHB_CLK				180
1931.1Sjmcneill#define GCC_WPSS_AHB_BDG_MST_CLK			181
1941.1Sjmcneill#define GCC_WPSS_RSCP_CLK				182
1951.1Sjmcneill#define GCC_EDP_CLKREF_EN				183
1961.1Sjmcneill#define GCC_SEC_CTRL_CLK_SRC				184
1971.1Sjmcneill
1981.1Sjmcneill/* GCC power domains */
1991.1Sjmcneill#define GCC_PCIE_0_GDSC					0
2001.1Sjmcneill#define GCC_PCIE_1_GDSC					1
2011.1Sjmcneill#define GCC_UFS_PHY_GDSC				2
2021.1Sjmcneill#define GCC_USB30_PRIM_GDSC				3
2031.1Sjmcneill#define GCC_USB30_SEC_GDSC				4
2041.1Sjmcneill#define HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC		5
2051.1Sjmcneill#define HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC		6
2061.1Sjmcneill#define HLOS1_VOTE_MMNOC_MMU_TBU_SF0_GDSC		7
2071.1Sjmcneill#define HLOS1_VOTE_TURING_MMU_TBU0_GDSC			8
2081.1Sjmcneill#define HLOS1_VOTE_TURING_MMU_TBU1_GDSC			9
2091.1Sjmcneill
2101.1Sjmcneill/* GCC resets */
2111.1Sjmcneill#define GCC_PCIE_0_BCR					0
2121.1Sjmcneill#define GCC_PCIE_0_PHY_BCR				1
2131.1Sjmcneill#define GCC_PCIE_1_BCR					2
2141.1Sjmcneill#define GCC_PCIE_1_PHY_BCR				3
2151.1Sjmcneill#define GCC_QUSB2PHY_PRIM_BCR				4
2161.1Sjmcneill#define GCC_QUSB2PHY_SEC_BCR				5
2171.1Sjmcneill#define GCC_SDCC1_BCR					6
2181.1Sjmcneill#define GCC_SDCC2_BCR					7
2191.1Sjmcneill#define GCC_SDCC4_BCR					8
2201.1Sjmcneill#define GCC_UFS_PHY_BCR					9
2211.1Sjmcneill#define GCC_USB30_PRIM_BCR				10
2221.1Sjmcneill#define GCC_USB30_SEC_BCR				11
2231.1Sjmcneill#define GCC_USB3_DP_PHY_PRIM_BCR			12
2241.1Sjmcneill#define GCC_USB3_PHY_PRIM_BCR				13
2251.1Sjmcneill#define GCC_USB3PHY_PHY_PRIM_BCR			14
2261.1Sjmcneill#define GCC_USB_PHY_CFG_AHB2PHY_BCR			15
2271.1Sjmcneill
2281.1Sjmcneill#endif
229