11.1Sjmcneill/*	$NetBSD: qcom,gcc-sdm845.h,v 1.1.1.3 2019/05/25 11:29:13 jmcneill Exp $	*/
21.1Sjmcneill
31.1Sjmcneill/* SPDX-License-Identifier: GPL-2.0 */
41.1Sjmcneill/*
51.1Sjmcneill * Copyright (c) 2018, The Linux Foundation. All rights reserved.
61.1Sjmcneill */
71.1Sjmcneill
81.1Sjmcneill#ifndef _DT_BINDINGS_CLK_SDM_GCC_SDM845_H
91.1Sjmcneill#define _DT_BINDINGS_CLK_SDM_GCC_SDM845_H
101.1Sjmcneill
111.1Sjmcneill/* GCC clock registers */
121.1Sjmcneill#define GCC_AGGRE_NOC_PCIE_TBU_CLK				0
131.1Sjmcneill#define GCC_AGGRE_UFS_CARD_AXI_CLK				1
141.1Sjmcneill#define GCC_AGGRE_UFS_PHY_AXI_CLK				2
151.1Sjmcneill#define GCC_AGGRE_USB3_PRIM_AXI_CLK				3
161.1Sjmcneill#define GCC_AGGRE_USB3_SEC_AXI_CLK				4
171.1Sjmcneill#define GCC_BOOT_ROM_AHB_CLK					5
181.1Sjmcneill#define GCC_CAMERA_AHB_CLK					6
191.1Sjmcneill#define GCC_CAMERA_AXI_CLK					7
201.1Sjmcneill#define GCC_CAMERA_XO_CLK					8
211.1Sjmcneill#define GCC_CE1_AHB_CLK						9
221.1Sjmcneill#define GCC_CE1_AXI_CLK						10
231.1Sjmcneill#define GCC_CE1_CLK						11
241.1Sjmcneill#define GCC_CFG_NOC_USB3_PRIM_AXI_CLK				12
251.1Sjmcneill#define GCC_CFG_NOC_USB3_SEC_AXI_CLK				13
261.1Sjmcneill#define GCC_CPUSS_AHB_CLK					14
271.1Sjmcneill#define GCC_CPUSS_AHB_CLK_SRC					15
281.1Sjmcneill#define GCC_CPUSS_RBCPR_CLK					16
291.1Sjmcneill#define GCC_CPUSS_RBCPR_CLK_SRC					17
301.1Sjmcneill#define GCC_DDRSS_GPU_AXI_CLK					18
311.1Sjmcneill#define GCC_DISP_AHB_CLK					19
321.1Sjmcneill#define GCC_DISP_AXI_CLK					20
331.1Sjmcneill#define GCC_DISP_GPLL0_CLK_SRC					21
341.1Sjmcneill#define GCC_DISP_GPLL0_DIV_CLK_SRC				22
351.1Sjmcneill#define GCC_DISP_XO_CLK						23
361.1Sjmcneill#define GCC_GP1_CLK						24
371.1Sjmcneill#define GCC_GP1_CLK_SRC						25
381.1Sjmcneill#define GCC_GP2_CLK						26
391.1Sjmcneill#define GCC_GP2_CLK_SRC						27
401.1Sjmcneill#define GCC_GP3_CLK						28
411.1Sjmcneill#define GCC_GP3_CLK_SRC						29
421.1Sjmcneill#define GCC_GPU_CFG_AHB_CLK					30
431.1Sjmcneill#define GCC_GPU_GPLL0_CLK_SRC					31
441.1Sjmcneill#define GCC_GPU_GPLL0_DIV_CLK_SRC				32
451.1Sjmcneill#define GCC_GPU_MEMNOC_GFX_CLK					33
461.1Sjmcneill#define GCC_GPU_SNOC_DVM_GFX_CLK				34
471.1Sjmcneill#define GCC_MSS_AXIS2_CLK					35
481.1Sjmcneill#define GCC_MSS_CFG_AHB_CLK					36
491.1Sjmcneill#define GCC_MSS_GPLL0_DIV_CLK_SRC				37
501.1Sjmcneill#define GCC_MSS_MFAB_AXIS_CLK					38
511.1Sjmcneill#define GCC_MSS_Q6_MEMNOC_AXI_CLK				39
521.1Sjmcneill#define GCC_MSS_SNOC_AXI_CLK					40
531.1Sjmcneill#define GCC_PCIE_0_AUX_CLK					41
541.1Sjmcneill#define GCC_PCIE_0_AUX_CLK_SRC					42
551.1Sjmcneill#define GCC_PCIE_0_CFG_AHB_CLK					43
561.1Sjmcneill#define GCC_PCIE_0_CLKREF_CLK					44
571.1Sjmcneill#define GCC_PCIE_0_MSTR_AXI_CLK					45
581.1Sjmcneill#define GCC_PCIE_0_PIPE_CLK					46
591.1Sjmcneill#define GCC_PCIE_0_SLV_AXI_CLK					47
601.1Sjmcneill#define GCC_PCIE_0_SLV_Q2A_AXI_CLK				48
611.1Sjmcneill#define GCC_PCIE_1_AUX_CLK					49
621.1Sjmcneill#define GCC_PCIE_1_AUX_CLK_SRC					50
631.1Sjmcneill#define GCC_PCIE_1_CFG_AHB_CLK					51
641.1Sjmcneill#define GCC_PCIE_1_CLKREF_CLK					52
651.1Sjmcneill#define GCC_PCIE_1_MSTR_AXI_CLK					53
661.1Sjmcneill#define GCC_PCIE_1_PIPE_CLK					54
671.1Sjmcneill#define GCC_PCIE_1_SLV_AXI_CLK					55
681.1Sjmcneill#define GCC_PCIE_1_SLV_Q2A_AXI_CLK				56
691.1Sjmcneill#define GCC_PCIE_PHY_AUX_CLK					57
701.1Sjmcneill#define GCC_PCIE_PHY_REFGEN_CLK					58
711.1Sjmcneill#define GCC_PCIE_PHY_REFGEN_CLK_SRC				59
721.1Sjmcneill#define GCC_PDM2_CLK						60
731.1Sjmcneill#define GCC_PDM2_CLK_SRC					61
741.1Sjmcneill#define GCC_PDM_AHB_CLK						62
751.1Sjmcneill#define GCC_PDM_XO4_CLK						63
761.1Sjmcneill#define GCC_PRNG_AHB_CLK					64
771.1Sjmcneill#define GCC_QMIP_CAMERA_AHB_CLK					65
781.1Sjmcneill#define GCC_QMIP_DISP_AHB_CLK					66
791.1Sjmcneill#define GCC_QMIP_VIDEO_AHB_CLK					67
801.1Sjmcneill#define GCC_QUPV3_WRAP0_S0_CLK					68
811.1Sjmcneill#define GCC_QUPV3_WRAP0_S0_CLK_SRC				69
821.1Sjmcneill#define GCC_QUPV3_WRAP0_S1_CLK					70
831.1Sjmcneill#define GCC_QUPV3_WRAP0_S1_CLK_SRC				71
841.1Sjmcneill#define GCC_QUPV3_WRAP0_S2_CLK					72
851.1Sjmcneill#define GCC_QUPV3_WRAP0_S2_CLK_SRC				73
861.1Sjmcneill#define GCC_QUPV3_WRAP0_S3_CLK					74
871.1Sjmcneill#define GCC_QUPV3_WRAP0_S3_CLK_SRC				75
881.1Sjmcneill#define GCC_QUPV3_WRAP0_S4_CLK					76
891.1Sjmcneill#define GCC_QUPV3_WRAP0_S4_CLK_SRC				77
901.1Sjmcneill#define GCC_QUPV3_WRAP0_S5_CLK					78
911.1Sjmcneill#define GCC_QUPV3_WRAP0_S5_CLK_SRC				79
921.1Sjmcneill#define GCC_QUPV3_WRAP0_S6_CLK					80
931.1Sjmcneill#define GCC_QUPV3_WRAP0_S6_CLK_SRC				81
941.1Sjmcneill#define GCC_QUPV3_WRAP0_S7_CLK					82
951.1Sjmcneill#define GCC_QUPV3_WRAP0_S7_CLK_SRC				83
961.1Sjmcneill#define GCC_QUPV3_WRAP1_S0_CLK					84
971.1Sjmcneill#define GCC_QUPV3_WRAP1_S0_CLK_SRC				85
981.1Sjmcneill#define GCC_QUPV3_WRAP1_S1_CLK					86
991.1Sjmcneill#define GCC_QUPV3_WRAP1_S1_CLK_SRC				87
1001.1Sjmcneill#define GCC_QUPV3_WRAP1_S2_CLK					88
1011.1Sjmcneill#define GCC_QUPV3_WRAP1_S2_CLK_SRC				89
1021.1Sjmcneill#define GCC_QUPV3_WRAP1_S3_CLK					90
1031.1Sjmcneill#define GCC_QUPV3_WRAP1_S3_CLK_SRC				91
1041.1Sjmcneill#define GCC_QUPV3_WRAP1_S4_CLK					92
1051.1Sjmcneill#define GCC_QUPV3_WRAP1_S4_CLK_SRC				93
1061.1Sjmcneill#define GCC_QUPV3_WRAP1_S5_CLK					94
1071.1Sjmcneill#define GCC_QUPV3_WRAP1_S5_CLK_SRC				95
1081.1Sjmcneill#define GCC_QUPV3_WRAP1_S6_CLK					96
1091.1Sjmcneill#define GCC_QUPV3_WRAP1_S6_CLK_SRC				97
1101.1Sjmcneill#define GCC_QUPV3_WRAP1_S7_CLK					98
1111.1Sjmcneill#define GCC_QUPV3_WRAP1_S7_CLK_SRC				99
1121.1Sjmcneill#define GCC_QUPV3_WRAP_0_M_AHB_CLK				100
1131.1Sjmcneill#define GCC_QUPV3_WRAP_0_S_AHB_CLK				101
1141.1Sjmcneill#define GCC_QUPV3_WRAP_1_M_AHB_CLK				102
1151.1Sjmcneill#define GCC_QUPV3_WRAP_1_S_AHB_CLK				103
1161.1Sjmcneill#define GCC_SDCC2_AHB_CLK					104
1171.1Sjmcneill#define GCC_SDCC2_APPS_CLK					105
1181.1Sjmcneill#define GCC_SDCC2_APPS_CLK_SRC					106
1191.1Sjmcneill#define GCC_SDCC4_AHB_CLK					107
1201.1Sjmcneill#define GCC_SDCC4_APPS_CLK					108
1211.1Sjmcneill#define GCC_SDCC4_APPS_CLK_SRC					109
1221.1Sjmcneill#define GCC_SYS_NOC_CPUSS_AHB_CLK				110
1231.1Sjmcneill#define GCC_TSIF_AHB_CLK					111
1241.1Sjmcneill#define GCC_TSIF_INACTIVITY_TIMERS_CLK				112
1251.1Sjmcneill#define GCC_TSIF_REF_CLK					113
1261.1Sjmcneill#define GCC_TSIF_REF_CLK_SRC					114
1271.1Sjmcneill#define GCC_UFS_CARD_AHB_CLK					115
1281.1Sjmcneill#define GCC_UFS_CARD_AXI_CLK					116
1291.1Sjmcneill#define GCC_UFS_CARD_AXI_CLK_SRC				117
1301.1Sjmcneill#define GCC_UFS_CARD_CLKREF_CLK					118
1311.1Sjmcneill#define GCC_UFS_CARD_ICE_CORE_CLK				119
1321.1Sjmcneill#define GCC_UFS_CARD_ICE_CORE_CLK_SRC				120
1331.1Sjmcneill#define GCC_UFS_CARD_PHY_AUX_CLK				121
1341.1Sjmcneill#define GCC_UFS_CARD_PHY_AUX_CLK_SRC				122
1351.1Sjmcneill#define GCC_UFS_CARD_RX_SYMBOL_0_CLK				123
1361.1Sjmcneill#define GCC_UFS_CARD_RX_SYMBOL_1_CLK				124
1371.1Sjmcneill#define GCC_UFS_CARD_TX_SYMBOL_0_CLK				125
1381.1Sjmcneill#define GCC_UFS_CARD_UNIPRO_CORE_CLK				126
1391.1Sjmcneill#define GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC			127
1401.1Sjmcneill#define GCC_UFS_MEM_CLKREF_CLK					128
1411.1Sjmcneill#define GCC_UFS_PHY_AHB_CLK					129
1421.1Sjmcneill#define GCC_UFS_PHY_AXI_CLK					130
1431.1Sjmcneill#define GCC_UFS_PHY_AXI_CLK_SRC					131
1441.1Sjmcneill#define GCC_UFS_PHY_ICE_CORE_CLK				132
1451.1Sjmcneill#define GCC_UFS_PHY_ICE_CORE_CLK_SRC				133
1461.1Sjmcneill#define GCC_UFS_PHY_PHY_AUX_CLK					134
1471.1Sjmcneill#define GCC_UFS_PHY_PHY_AUX_CLK_SRC				135
1481.1Sjmcneill#define GCC_UFS_PHY_RX_SYMBOL_0_CLK				136
1491.1Sjmcneill#define GCC_UFS_PHY_RX_SYMBOL_1_CLK				137
1501.1Sjmcneill#define GCC_UFS_PHY_TX_SYMBOL_0_CLK				138
1511.1Sjmcneill#define GCC_UFS_PHY_UNIPRO_CORE_CLK				139
1521.1Sjmcneill#define GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC				140
1531.1Sjmcneill#define GCC_USB30_PRIM_MASTER_CLK				141
1541.1Sjmcneill#define GCC_USB30_PRIM_MASTER_CLK_SRC				142
1551.1Sjmcneill#define GCC_USB30_PRIM_MOCK_UTMI_CLK				143
1561.1Sjmcneill#define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC			144
1571.1Sjmcneill#define GCC_USB30_PRIM_SLEEP_CLK				145
1581.1Sjmcneill#define GCC_USB30_SEC_MASTER_CLK				146
1591.1Sjmcneill#define GCC_USB30_SEC_MASTER_CLK_SRC				147
1601.1Sjmcneill#define GCC_USB30_SEC_MOCK_UTMI_CLK				148
1611.1Sjmcneill#define GCC_USB30_SEC_MOCK_UTMI_CLK_SRC				149
1621.1Sjmcneill#define GCC_USB30_SEC_SLEEP_CLK					150
1631.1Sjmcneill#define GCC_USB3_PRIM_CLKREF_CLK				151
1641.1Sjmcneill#define GCC_USB3_PRIM_PHY_AUX_CLK				152
1651.1Sjmcneill#define GCC_USB3_PRIM_PHY_AUX_CLK_SRC				153
1661.1Sjmcneill#define GCC_USB3_PRIM_PHY_COM_AUX_CLK				154
1671.1Sjmcneill#define GCC_USB3_PRIM_PHY_PIPE_CLK				155
1681.1Sjmcneill#define GCC_USB3_SEC_CLKREF_CLK					156
1691.1Sjmcneill#define GCC_USB3_SEC_PHY_AUX_CLK				157
1701.1Sjmcneill#define GCC_USB3_SEC_PHY_AUX_CLK_SRC				158
1711.1Sjmcneill#define GCC_USB3_SEC_PHY_PIPE_CLK				159
1721.1Sjmcneill#define GCC_USB3_SEC_PHY_COM_AUX_CLK				160
1731.1Sjmcneill#define GCC_USB_PHY_CFG_AHB2PHY_CLK				161
1741.1Sjmcneill#define GCC_VIDEO_AHB_CLK					162
1751.1Sjmcneill#define GCC_VIDEO_AXI_CLK					163
1761.1Sjmcneill#define GCC_VIDEO_XO_CLK					164
1771.1Sjmcneill#define GPLL0							165
1781.1Sjmcneill#define GPLL0_OUT_EVEN						166
1791.1Sjmcneill#define GPLL0_OUT_MAIN						167
1801.1Sjmcneill#define GCC_GPU_IREF_CLK					168
1811.1Sjmcneill#define GCC_SDCC1_AHB_CLK					169
1821.1Sjmcneill#define GCC_SDCC1_APPS_CLK					170
1831.1Sjmcneill#define GCC_SDCC1_ICE_CORE_CLK					171
1841.1Sjmcneill#define GCC_SDCC1_APPS_CLK_SRC					172
1851.1Sjmcneill#define GCC_SDCC1_ICE_CORE_CLK_SRC				173
1861.1Sjmcneill#define GCC_APC_VS_CLK						174
1871.1Sjmcneill#define GCC_GPU_VS_CLK						175
1881.1Sjmcneill#define GCC_MSS_VS_CLK						176
1891.1Sjmcneill#define GCC_VDDA_VS_CLK						177
1901.1Sjmcneill#define GCC_VDDCX_VS_CLK					178
1911.1Sjmcneill#define GCC_VDDMX_VS_CLK					179
1921.1Sjmcneill#define GCC_VS_CTRL_AHB_CLK					180
1931.1Sjmcneill#define GCC_VS_CTRL_CLK						181
1941.1Sjmcneill#define GCC_VS_CTRL_CLK_SRC					182
1951.1Sjmcneill#define GCC_VSENSOR_CLK_SRC					183
1961.1Sjmcneill#define GPLL4							184
1971.1.1.2Sjmcneill#define GCC_CPUSS_DVM_BUS_CLK					185
1981.1.1.2Sjmcneill#define GCC_CPUSS_GNOC_CLK					186
1991.1.1.2Sjmcneill#define GCC_QSPI_CORE_CLK_SRC					187
2001.1.1.2Sjmcneill#define GCC_QSPI_CORE_CLK					188
2011.1.1.2Sjmcneill#define GCC_QSPI_CNOC_PERIPH_AHB_CLK				189
2021.1.1.3Sjmcneill#define GCC_LPASS_Q6_AXI_CLK					190
2031.1.1.3Sjmcneill#define GCC_LPASS_SWAY_CLK					191
2041.1Sjmcneill
2051.1Sjmcneill/* GCC Resets */
2061.1Sjmcneill#define GCC_MMSS_BCR						0
2071.1Sjmcneill#define GCC_PCIE_0_BCR						1
2081.1Sjmcneill#define GCC_PCIE_1_BCR						2
2091.1Sjmcneill#define GCC_PCIE_PHY_BCR					3
2101.1Sjmcneill#define GCC_PDM_BCR						4
2111.1Sjmcneill#define GCC_PRNG_BCR						5
2121.1Sjmcneill#define GCC_QUPV3_WRAPPER_0_BCR					6
2131.1Sjmcneill#define GCC_QUPV3_WRAPPER_1_BCR					7
2141.1Sjmcneill#define GCC_QUSB2PHY_PRIM_BCR					8
2151.1Sjmcneill#define GCC_QUSB2PHY_SEC_BCR					9
2161.1Sjmcneill#define GCC_SDCC2_BCR						10
2171.1Sjmcneill#define GCC_SDCC4_BCR						11
2181.1Sjmcneill#define GCC_TSIF_BCR						12
2191.1Sjmcneill#define GCC_UFS_CARD_BCR					13
2201.1Sjmcneill#define GCC_UFS_PHY_BCR						14
2211.1Sjmcneill#define GCC_USB30_PRIM_BCR					15
2221.1Sjmcneill#define GCC_USB30_SEC_BCR					16
2231.1Sjmcneill#define GCC_USB3_PHY_PRIM_BCR					17
2241.1Sjmcneill#define GCC_USB3PHY_PHY_PRIM_BCR				18
2251.1Sjmcneill#define GCC_USB3_DP_PHY_PRIM_BCR				19
2261.1Sjmcneill#define GCC_USB3_PHY_SEC_BCR					20
2271.1Sjmcneill#define GCC_USB3PHY_PHY_SEC_BCR					21
2281.1Sjmcneill#define GCC_USB3_DP_PHY_SEC_BCR					22
2291.1Sjmcneill#define GCC_USB_PHY_CFG_AHB2PHY_BCR				23
2301.1Sjmcneill#define GCC_PCIE_0_PHY_BCR					24
2311.1Sjmcneill#define GCC_PCIE_1_PHY_BCR					25
2321.1Sjmcneill
2331.1Sjmcneill/* GCC GDSCRs */
2341.1Sjmcneill#define PCIE_0_GDSC						0
2351.1Sjmcneill#define PCIE_1_GDSC						1
2361.1Sjmcneill#define UFS_CARD_GDSC						2
2371.1Sjmcneill#define UFS_PHY_GDSC						3
2381.1Sjmcneill#define USB30_PRIM_GDSC						4
2391.1Sjmcneill#define USB30_SEC_GDSC						5
2401.1Sjmcneill#define HLOS1_VOTE_AGGRE_NOC_MMU_AUDIO_TBU_GDSC			6
2411.1Sjmcneill#define HLOS1_VOTE_AGGRE_NOC_MMU_PCIE_TBU_GDSC			7
2421.1Sjmcneill#define HLOS1_VOTE_AGGRE_NOC_MMU_TBU1_GDSC			8
2431.1Sjmcneill#define HLOS1_VOTE_AGGRE_NOC_MMU_TBU2_GDSC			9
2441.1Sjmcneill#define HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC			10
2451.1Sjmcneill#define HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC			11
2461.1Sjmcneill#define HLOS1_VOTE_MMNOC_MMU_TBU_SF_GDSC			12
2471.1Sjmcneill
2481.1Sjmcneill#endif
249