11.1Sskrll/* $NetBSD: qcom,gcc-sm8150.h,v 1.1.1.2 2021/11/07 16:49:57 jmcneill Exp $ */ 21.1Sskrll 31.1Sskrll/* SPDX-License-Identifier: GPL-2.0 */ 41.1Sskrll/* 51.1Sskrll * Copyright (c) 2019, The Linux Foundation. All rights reserved. 61.1Sskrll */ 71.1Sskrll 81.1Sskrll#ifndef _DT_BINDINGS_CLK_QCOM_GCC_SM8150_H 91.1Sskrll#define _DT_BINDINGS_CLK_QCOM_GCC_SM8150_H 101.1Sskrll 111.1Sskrll/* GCC clocks */ 121.1Sskrll#define GCC_AGGRE_NOC_PCIE_TBU_CLK 0 131.1Sskrll#define GCC_AGGRE_UFS_CARD_AXI_CLK 1 141.1Sskrll#define GCC_AGGRE_UFS_CARD_AXI_HW_CTL_CLK 2 151.1Sskrll#define GCC_AGGRE_UFS_PHY_AXI_CLK 3 161.1Sskrll#define GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK 4 171.1Sskrll#define GCC_AGGRE_USB3_PRIM_AXI_CLK 5 181.1Sskrll#define GCC_AGGRE_USB3_SEC_AXI_CLK 6 191.1Sskrll#define GCC_BOOT_ROM_AHB_CLK 7 201.1Sskrll#define GCC_CAMERA_AHB_CLK 8 211.1Sskrll#define GCC_CAMERA_HF_AXI_CLK 9 221.1Sskrll#define GCC_CAMERA_SF_AXI_CLK 10 231.1Sskrll#define GCC_CAMERA_XO_CLK 11 241.1Sskrll#define GCC_CFG_NOC_USB3_PRIM_AXI_CLK 12 251.1Sskrll#define GCC_CFG_NOC_USB3_SEC_AXI_CLK 13 261.1Sskrll#define GCC_CPUSS_AHB_CLK 14 271.1Sskrll#define GCC_CPUSS_AHB_CLK_SRC 15 281.1Sskrll#define GCC_CPUSS_DVM_BUS_CLK 16 291.1Sskrll#define GCC_CPUSS_GNOC_CLK 17 301.1Sskrll#define GCC_CPUSS_RBCPR_CLK 18 311.1Sskrll#define GCC_DDRSS_GPU_AXI_CLK 19 321.1Sskrll#define GCC_DISP_AHB_CLK 20 331.1Sskrll#define GCC_DISP_HF_AXI_CLK 21 341.1Sskrll#define GCC_DISP_SF_AXI_CLK 22 351.1Sskrll#define GCC_DISP_XO_CLK 23 361.1Sskrll#define GCC_EMAC_AXI_CLK 24 371.1Sskrll#define GCC_EMAC_PTP_CLK 25 381.1Sskrll#define GCC_EMAC_PTP_CLK_SRC 26 391.1Sskrll#define GCC_EMAC_RGMII_CLK 27 401.1Sskrll#define GCC_EMAC_RGMII_CLK_SRC 28 411.1Sskrll#define GCC_EMAC_SLV_AHB_CLK 29 421.1Sskrll#define GCC_GP1_CLK 30 431.1Sskrll#define GCC_GP1_CLK_SRC 31 441.1Sskrll#define GCC_GP2_CLK 32 451.1Sskrll#define GCC_GP2_CLK_SRC 33 461.1Sskrll#define GCC_GP3_CLK 34 471.1Sskrll#define GCC_GP3_CLK_SRC 35 481.1Sskrll#define GCC_GPU_CFG_AHB_CLK 36 491.1Sskrll#define GCC_GPU_GPLL0_CLK_SRC 37 501.1Sskrll#define GCC_GPU_GPLL0_DIV_CLK_SRC 38 511.1Sskrll#define GCC_GPU_IREF_CLK 39 521.1Sskrll#define GCC_GPU_MEMNOC_GFX_CLK 40 531.1Sskrll#define GCC_GPU_SNOC_DVM_GFX_CLK 41 541.1Sskrll#define GCC_NPU_AT_CLK 42 551.1Sskrll#define GCC_NPU_AXI_CLK 43 561.1Sskrll#define GCC_NPU_CFG_AHB_CLK 44 571.1Sskrll#define GCC_NPU_GPLL0_CLK_SRC 45 581.1Sskrll#define GCC_NPU_GPLL0_DIV_CLK_SRC 46 591.1Sskrll#define GCC_NPU_TRIG_CLK 47 601.1Sskrll#define GCC_PCIE0_PHY_REFGEN_CLK 48 611.1Sskrll#define GCC_PCIE1_PHY_REFGEN_CLK 49 621.1Sskrll#define GCC_PCIE_0_AUX_CLK 50 631.1Sskrll#define GCC_PCIE_0_AUX_CLK_SRC 51 641.1Sskrll#define GCC_PCIE_0_CFG_AHB_CLK 52 651.1Sskrll#define GCC_PCIE_0_CLKREF_CLK 53 661.1Sskrll#define GCC_PCIE_0_MSTR_AXI_CLK 54 671.1Sskrll#define GCC_PCIE_0_PIPE_CLK 55 681.1Sskrll#define GCC_PCIE_0_SLV_AXI_CLK 56 691.1Sskrll#define GCC_PCIE_0_SLV_Q2A_AXI_CLK 57 701.1Sskrll#define GCC_PCIE_1_AUX_CLK 58 711.1Sskrll#define GCC_PCIE_1_AUX_CLK_SRC 59 721.1Sskrll#define GCC_PCIE_1_CFG_AHB_CLK 60 731.1Sskrll#define GCC_PCIE_1_CLKREF_CLK 61 741.1Sskrll#define GCC_PCIE_1_MSTR_AXI_CLK 62 751.1Sskrll#define GCC_PCIE_1_PIPE_CLK 63 761.1Sskrll#define GCC_PCIE_1_SLV_AXI_CLK 64 771.1Sskrll#define GCC_PCIE_1_SLV_Q2A_AXI_CLK 65 781.1Sskrll#define GCC_PCIE_PHY_AUX_CLK 66 791.1Sskrll#define GCC_PCIE_PHY_REFGEN_CLK_SRC 67 801.1Sskrll#define GCC_PDM2_CLK 68 811.1Sskrll#define GCC_PDM2_CLK_SRC 69 821.1Sskrll#define GCC_PDM_AHB_CLK 70 831.1Sskrll#define GCC_PDM_XO4_CLK 71 841.1Sskrll#define GCC_PRNG_AHB_CLK 72 851.1Sskrll#define GCC_QMIP_CAMERA_NRT_AHB_CLK 73 861.1Sskrll#define GCC_QMIP_CAMERA_RT_AHB_CLK 74 871.1Sskrll#define GCC_QMIP_DISP_AHB_CLK 75 881.1Sskrll#define GCC_QMIP_VIDEO_CVP_AHB_CLK 76 891.1Sskrll#define GCC_QMIP_VIDEO_VCODEC_AHB_CLK 77 901.1Sskrll#define GCC_QSPI_CNOC_PERIPH_AHB_CLK 78 911.1Sskrll#define GCC_QSPI_CORE_CLK 79 921.1Sskrll#define GCC_QSPI_CORE_CLK_SRC 80 931.1Sskrll#define GCC_QUPV3_WRAP0_S0_CLK 81 941.1Sskrll#define GCC_QUPV3_WRAP0_S0_CLK_SRC 82 951.1Sskrll#define GCC_QUPV3_WRAP0_S1_CLK 83 961.1Sskrll#define GCC_QUPV3_WRAP0_S1_CLK_SRC 84 971.1Sskrll#define GCC_QUPV3_WRAP0_S2_CLK 85 981.1Sskrll#define GCC_QUPV3_WRAP0_S2_CLK_SRC 86 991.1Sskrll#define GCC_QUPV3_WRAP0_S3_CLK 87 1001.1Sskrll#define GCC_QUPV3_WRAP0_S3_CLK_SRC 88 1011.1Sskrll#define GCC_QUPV3_WRAP0_S4_CLK 89 1021.1Sskrll#define GCC_QUPV3_WRAP0_S4_CLK_SRC 90 1031.1Sskrll#define GCC_QUPV3_WRAP0_S5_CLK 91 1041.1Sskrll#define GCC_QUPV3_WRAP0_S5_CLK_SRC 92 1051.1Sskrll#define GCC_QUPV3_WRAP0_S6_CLK 93 1061.1Sskrll#define GCC_QUPV3_WRAP0_S6_CLK_SRC 94 1071.1Sskrll#define GCC_QUPV3_WRAP0_S7_CLK 95 1081.1Sskrll#define GCC_QUPV3_WRAP0_S7_CLK_SRC 96 1091.1Sskrll#define GCC_QUPV3_WRAP1_S0_CLK 97 1101.1Sskrll#define GCC_QUPV3_WRAP1_S0_CLK_SRC 98 1111.1Sskrll#define GCC_QUPV3_WRAP1_S1_CLK 99 1121.1Sskrll#define GCC_QUPV3_WRAP1_S1_CLK_SRC 100 1131.1Sskrll#define GCC_QUPV3_WRAP1_S2_CLK 101 1141.1Sskrll#define GCC_QUPV3_WRAP1_S2_CLK_SRC 102 1151.1Sskrll#define GCC_QUPV3_WRAP1_S3_CLK 103 1161.1Sskrll#define GCC_QUPV3_WRAP1_S3_CLK_SRC 104 1171.1Sskrll#define GCC_QUPV3_WRAP1_S4_CLK 105 1181.1Sskrll#define GCC_QUPV3_WRAP1_S4_CLK_SRC 106 1191.1Sskrll#define GCC_QUPV3_WRAP1_S5_CLK 107 1201.1Sskrll#define GCC_QUPV3_WRAP1_S5_CLK_SRC 108 1211.1Sskrll#define GCC_QUPV3_WRAP2_S0_CLK 109 1221.1Sskrll#define GCC_QUPV3_WRAP2_S0_CLK_SRC 110 1231.1Sskrll#define GCC_QUPV3_WRAP2_S1_CLK 111 1241.1Sskrll#define GCC_QUPV3_WRAP2_S1_CLK_SRC 112 1251.1Sskrll#define GCC_QUPV3_WRAP2_S2_CLK 113 1261.1Sskrll#define GCC_QUPV3_WRAP2_S2_CLK_SRC 114 1271.1Sskrll#define GCC_QUPV3_WRAP2_S3_CLK 115 1281.1Sskrll#define GCC_QUPV3_WRAP2_S3_CLK_SRC 116 1291.1Sskrll#define GCC_QUPV3_WRAP2_S4_CLK 117 1301.1Sskrll#define GCC_QUPV3_WRAP2_S4_CLK_SRC 118 1311.1Sskrll#define GCC_QUPV3_WRAP2_S5_CLK 119 1321.1Sskrll#define GCC_QUPV3_WRAP2_S5_CLK_SRC 120 1331.1Sskrll#define GCC_QUPV3_WRAP_0_M_AHB_CLK 121 1341.1Sskrll#define GCC_QUPV3_WRAP_0_S_AHB_CLK 122 1351.1Sskrll#define GCC_QUPV3_WRAP_1_M_AHB_CLK 123 1361.1Sskrll#define GCC_QUPV3_WRAP_1_S_AHB_CLK 124 1371.1Sskrll#define GCC_QUPV3_WRAP_2_M_AHB_CLK 125 1381.1Sskrll#define GCC_QUPV3_WRAP_2_S_AHB_CLK 126 1391.1Sskrll#define GCC_SDCC2_AHB_CLK 127 1401.1Sskrll#define GCC_SDCC2_APPS_CLK 128 1411.1Sskrll#define GCC_SDCC2_APPS_CLK_SRC 129 1421.1Sskrll#define GCC_SDCC4_AHB_CLK 130 1431.1Sskrll#define GCC_SDCC4_APPS_CLK 131 1441.1Sskrll#define GCC_SDCC4_APPS_CLK_SRC 132 1451.1Sskrll#define GCC_SYS_NOC_CPUSS_AHB_CLK 133 1461.1Sskrll#define GCC_TSIF_AHB_CLK 134 1471.1Sskrll#define GCC_TSIF_INACTIVITY_TIMERS_CLK 135 1481.1Sskrll#define GCC_TSIF_REF_CLK 136 1491.1Sskrll#define GCC_TSIF_REF_CLK_SRC 137 1501.1Sskrll#define GCC_UFS_CARD_AHB_CLK 138 1511.1Sskrll#define GCC_UFS_CARD_AXI_CLK 139 1521.1Sskrll#define GCC_UFS_CARD_AXI_CLK_SRC 140 1531.1Sskrll#define GCC_UFS_CARD_AXI_HW_CTL_CLK 141 1541.1Sskrll#define GCC_UFS_CARD_CLKREF_CLK 142 1551.1Sskrll#define GCC_UFS_CARD_ICE_CORE_CLK 143 1561.1Sskrll#define GCC_UFS_CARD_ICE_CORE_CLK_SRC 144 1571.1Sskrll#define GCC_UFS_CARD_ICE_CORE_HW_CTL_CLK 145 1581.1Sskrll#define GCC_UFS_CARD_PHY_AUX_CLK 146 1591.1Sskrll#define GCC_UFS_CARD_PHY_AUX_CLK_SRC 147 1601.1Sskrll#define GCC_UFS_CARD_PHY_AUX_HW_CTL_CLK 148 1611.1Sskrll#define GCC_UFS_CARD_RX_SYMBOL_0_CLK 149 1621.1Sskrll#define GCC_UFS_CARD_RX_SYMBOL_1_CLK 150 1631.1Sskrll#define GCC_UFS_CARD_TX_SYMBOL_0_CLK 151 1641.1Sskrll#define GCC_UFS_CARD_UNIPRO_CORE_CLK 152 1651.1Sskrll#define GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC 153 1661.1Sskrll#define GCC_UFS_CARD_UNIPRO_CORE_HW_CTL_CLK 154 1671.1Sskrll#define GCC_UFS_MEM_CLKREF_CLK 155 1681.1Sskrll#define GCC_UFS_PHY_AHB_CLK 156 1691.1Sskrll#define GCC_UFS_PHY_AXI_CLK 157 1701.1Sskrll#define GCC_UFS_PHY_AXI_CLK_SRC 158 1711.1Sskrll#define GCC_UFS_PHY_AXI_HW_CTL_CLK 159 1721.1Sskrll#define GCC_UFS_PHY_ICE_CORE_CLK 160 1731.1Sskrll#define GCC_UFS_PHY_ICE_CORE_CLK_SRC 161 1741.1Sskrll#define GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK 162 1751.1Sskrll#define GCC_UFS_PHY_PHY_AUX_CLK 163 1761.1Sskrll#define GCC_UFS_PHY_PHY_AUX_CLK_SRC 164 1771.1Sskrll#define GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK 165 1781.1Sskrll#define GCC_UFS_PHY_RX_SYMBOL_0_CLK 166 1791.1Sskrll#define GCC_UFS_PHY_RX_SYMBOL_1_CLK 167 1801.1Sskrll#define GCC_UFS_PHY_TX_SYMBOL_0_CLK 168 1811.1Sskrll#define GCC_UFS_PHY_UNIPRO_CORE_CLK 169 1821.1Sskrll#define GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC 170 1831.1Sskrll#define GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK 171 1841.1Sskrll#define GCC_USB30_PRIM_MASTER_CLK 172 1851.1Sskrll#define GCC_USB30_PRIM_MASTER_CLK_SRC 173 1861.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_CLK 174 1871.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC 175 1881.1Sskrll#define GCC_USB30_PRIM_SLEEP_CLK 176 1891.1Sskrll#define GCC_USB30_SEC_MASTER_CLK 177 1901.1Sskrll#define GCC_USB30_SEC_MASTER_CLK_SRC 178 1911.1Sskrll#define GCC_USB30_SEC_MOCK_UTMI_CLK 179 1921.1Sskrll#define GCC_USB30_SEC_MOCK_UTMI_CLK_SRC 180 1931.1Sskrll#define GCC_USB30_SEC_SLEEP_CLK 181 1941.1Sskrll#define GCC_USB3_PRIM_CLKREF_CLK 182 1951.1Sskrll#define GCC_USB3_PRIM_PHY_AUX_CLK 183 1961.1Sskrll#define GCC_USB3_PRIM_PHY_AUX_CLK_SRC 184 1971.1Sskrll#define GCC_USB3_PRIM_PHY_COM_AUX_CLK 185 1981.1Sskrll#define GCC_USB3_PRIM_PHY_PIPE_CLK 186 1991.1Sskrll#define GCC_USB3_SEC_CLKREF_CLK 187 2001.1Sskrll#define GCC_USB3_SEC_PHY_AUX_CLK 188 2011.1Sskrll#define GCC_USB3_SEC_PHY_AUX_CLK_SRC 189 2021.1Sskrll#define GCC_USB3_SEC_PHY_COM_AUX_CLK 190 2031.1Sskrll#define GCC_USB3_SEC_PHY_PIPE_CLK 191 2041.1Sskrll#define GCC_VIDEO_AHB_CLK 192 2051.1Sskrll#define GCC_VIDEO_AXI0_CLK 193 2061.1Sskrll#define GCC_VIDEO_AXI1_CLK 194 2071.1Sskrll#define GCC_VIDEO_AXIC_CLK 195 2081.1Sskrll#define GCC_VIDEO_XO_CLK 196 2091.1Sskrll#define GPLL0 197 2101.1Sskrll#define GPLL0_OUT_EVEN 198 2111.1Sskrll#define GPLL7 199 2121.1Sskrll#define GPLL9 200 2131.1Sskrll 2141.1Sskrll/* Reset clocks */ 2151.1Sskrll#define GCC_EMAC_BCR 0 2161.1Sskrll#define GCC_GPU_BCR 1 2171.1Sskrll#define GCC_MMSS_BCR 2 2181.1Sskrll#define GCC_NPU_BCR 3 2191.1Sskrll#define GCC_PCIE_0_BCR 4 2201.1Sskrll#define GCC_PCIE_0_PHY_BCR 5 2211.1Sskrll#define GCC_PCIE_1_BCR 6 2221.1Sskrll#define GCC_PCIE_1_PHY_BCR 7 2231.1Sskrll#define GCC_PCIE_PHY_BCR 8 2241.1Sskrll#define GCC_PDM_BCR 9 2251.1Sskrll#define GCC_PRNG_BCR 10 2261.1Sskrll#define GCC_QSPI_BCR 11 2271.1Sskrll#define GCC_QUPV3_WRAPPER_0_BCR 12 2281.1Sskrll#define GCC_QUPV3_WRAPPER_1_BCR 13 2291.1Sskrll#define GCC_QUPV3_WRAPPER_2_BCR 14 2301.1Sskrll#define GCC_QUSB2PHY_PRIM_BCR 15 2311.1Sskrll#define GCC_QUSB2PHY_SEC_BCR 16 2321.1Sskrll#define GCC_USB3_PHY_PRIM_BCR 17 2331.1Sskrll#define GCC_USB3_DP_PHY_PRIM_BCR 18 2341.1Sskrll#define GCC_USB3_PHY_SEC_BCR 19 2351.1Sskrll#define GCC_USB3PHY_PHY_SEC_BCR 20 2361.1Sskrll#define GCC_SDCC2_BCR 21 2371.1Sskrll#define GCC_SDCC4_BCR 22 2381.1Sskrll#define GCC_TSIF_BCR 23 2391.1Sskrll#define GCC_UFS_CARD_BCR 24 2401.1Sskrll#define GCC_UFS_PHY_BCR 25 2411.1Sskrll#define GCC_USB30_PRIM_BCR 26 2421.1Sskrll#define GCC_USB30_SEC_BCR 27 2431.1Sskrll#define GCC_USB_PHY_CFG_AHB2PHY_BCR 28 2441.1Sskrll 2451.1.1.2Sjmcneill/* GCC GDSCRs */ 2461.1.1.2Sjmcneill#define USB30_PRIM_GDSC 4 2471.1.1.2Sjmcneill#define USB30_SEC_GDSC 5 2481.1.1.2Sjmcneill 2491.1Sskrll#endif 250