11.1Sjmcneill/*	$NetBSD: qcom,mmcc-apq8084.h,v 1.1.1.2 2020/01/03 14:33:05 skrll Exp $	*/
21.1Sjmcneill
31.1.1.2Sskrll/* SPDX-License-Identifier: GPL-2.0-only */
41.1Sjmcneill/*
51.1Sjmcneill * Copyright (c) 2014, The Linux Foundation. All rights reserved.
61.1Sjmcneill */
71.1Sjmcneill
81.1Sjmcneill#ifndef _DT_BINDINGS_CLK_APQ_MMCC_8084_H
91.1Sjmcneill#define _DT_BINDINGS_CLK_APQ_MMCC_8084_H
101.1Sjmcneill
111.1Sjmcneill#define MMSS_AHB_CLK_SRC		0
121.1Sjmcneill#define MMSS_AXI_CLK_SRC		1
131.1Sjmcneill#define MMPLL0				2
141.1Sjmcneill#define MMPLL0_VOTE			3
151.1Sjmcneill#define MMPLL1				4
161.1Sjmcneill#define MMPLL1_VOTE			5
171.1Sjmcneill#define MMPLL2				6
181.1Sjmcneill#define MMPLL3				7
191.1Sjmcneill#define MMPLL4				8
201.1Sjmcneill#define CSI0_CLK_SRC			9
211.1Sjmcneill#define CSI1_CLK_SRC			10
221.1Sjmcneill#define CSI2_CLK_SRC			11
231.1Sjmcneill#define CSI3_CLK_SRC			12
241.1Sjmcneill#define VCODEC0_CLK_SRC			13
251.1Sjmcneill#define VFE0_CLK_SRC			14
261.1Sjmcneill#define VFE1_CLK_SRC			15
271.1Sjmcneill#define MDP_CLK_SRC			16
281.1Sjmcneill#define PCLK0_CLK_SRC			17
291.1Sjmcneill#define PCLK1_CLK_SRC			18
301.1Sjmcneill#define OCMEMNOC_CLK_SRC		19
311.1Sjmcneill#define GFX3D_CLK_SRC			20
321.1Sjmcneill#define JPEG0_CLK_SRC			21
331.1Sjmcneill#define JPEG1_CLK_SRC			22
341.1Sjmcneill#define JPEG2_CLK_SRC			23
351.1Sjmcneill#define EDPPIXEL_CLK_SRC		24
361.1Sjmcneill#define EXTPCLK_CLK_SRC			25
371.1Sjmcneill#define VP_CLK_SRC			26
381.1Sjmcneill#define CCI_CLK_SRC			27
391.1Sjmcneill#define CAMSS_GP0_CLK_SRC		28
401.1Sjmcneill#define CAMSS_GP1_CLK_SRC		29
411.1Sjmcneill#define MCLK0_CLK_SRC			30
421.1Sjmcneill#define MCLK1_CLK_SRC			31
431.1Sjmcneill#define MCLK2_CLK_SRC			32
441.1Sjmcneill#define MCLK3_CLK_SRC			33
451.1Sjmcneill#define CSI0PHYTIMER_CLK_SRC		34
461.1Sjmcneill#define CSI1PHYTIMER_CLK_SRC		35
471.1Sjmcneill#define CSI2PHYTIMER_CLK_SRC		36
481.1Sjmcneill#define CPP_CLK_SRC			37
491.1Sjmcneill#define BYTE0_CLK_SRC			38
501.1Sjmcneill#define BYTE1_CLK_SRC			39
511.1Sjmcneill#define EDPAUX_CLK_SRC			40
521.1Sjmcneill#define EDPLINK_CLK_SRC			41
531.1Sjmcneill#define ESC0_CLK_SRC			42
541.1Sjmcneill#define ESC1_CLK_SRC			43
551.1Sjmcneill#define HDMI_CLK_SRC			44
561.1Sjmcneill#define VSYNC_CLK_SRC			45
571.1Sjmcneill#define MMSS_RBCPR_CLK_SRC		46
581.1Sjmcneill#define RBBMTIMER_CLK_SRC		47
591.1Sjmcneill#define MAPLE_CLK_SRC			48
601.1Sjmcneill#define VDP_CLK_SRC			49
611.1Sjmcneill#define VPU_BUS_CLK_SRC			50
621.1Sjmcneill#define MMSS_CXO_CLK			51
631.1Sjmcneill#define MMSS_SLEEPCLK_CLK		52
641.1Sjmcneill#define AVSYNC_AHB_CLK			53
651.1Sjmcneill#define AVSYNC_EDPPIXEL_CLK		54
661.1Sjmcneill#define AVSYNC_EXTPCLK_CLK		55
671.1Sjmcneill#define AVSYNC_PCLK0_CLK		56
681.1Sjmcneill#define AVSYNC_PCLK1_CLK		57
691.1Sjmcneill#define AVSYNC_VP_CLK			58
701.1Sjmcneill#define CAMSS_AHB_CLK			59
711.1Sjmcneill#define CAMSS_CCI_CCI_AHB_CLK		60
721.1Sjmcneill#define CAMSS_CCI_CCI_CLK		61
731.1Sjmcneill#define CAMSS_CSI0_AHB_CLK		62
741.1Sjmcneill#define CAMSS_CSI0_CLK			63
751.1Sjmcneill#define CAMSS_CSI0PHY_CLK		64
761.1Sjmcneill#define CAMSS_CSI0PIX_CLK		65
771.1Sjmcneill#define CAMSS_CSI0RDI_CLK		66
781.1Sjmcneill#define CAMSS_CSI1_AHB_CLK		67
791.1Sjmcneill#define CAMSS_CSI1_CLK			68
801.1Sjmcneill#define CAMSS_CSI1PHY_CLK		69
811.1Sjmcneill#define CAMSS_CSI1PIX_CLK		70
821.1Sjmcneill#define CAMSS_CSI1RDI_CLK		71
831.1Sjmcneill#define CAMSS_CSI2_AHB_CLK		72
841.1Sjmcneill#define CAMSS_CSI2_CLK			73
851.1Sjmcneill#define CAMSS_CSI2PHY_CLK		74
861.1Sjmcneill#define CAMSS_CSI2PIX_CLK		75
871.1Sjmcneill#define CAMSS_CSI2RDI_CLK		76
881.1Sjmcneill#define CAMSS_CSI3_AHB_CLK		77
891.1Sjmcneill#define CAMSS_CSI3_CLK			78
901.1Sjmcneill#define CAMSS_CSI3PHY_CLK		79
911.1Sjmcneill#define CAMSS_CSI3PIX_CLK		80
921.1Sjmcneill#define CAMSS_CSI3RDI_CLK		81
931.1Sjmcneill#define CAMSS_CSI_VFE0_CLK		82
941.1Sjmcneill#define CAMSS_CSI_VFE1_CLK		83
951.1Sjmcneill#define CAMSS_GP0_CLK			84
961.1Sjmcneill#define CAMSS_GP1_CLK			85
971.1Sjmcneill#define CAMSS_ISPIF_AHB_CLK		86
981.1Sjmcneill#define CAMSS_JPEG_JPEG0_CLK		87
991.1Sjmcneill#define CAMSS_JPEG_JPEG1_CLK		88
1001.1Sjmcneill#define CAMSS_JPEG_JPEG2_CLK		89
1011.1Sjmcneill#define CAMSS_JPEG_JPEG_AHB_CLK		90
1021.1Sjmcneill#define CAMSS_JPEG_JPEG_AXI_CLK		91
1031.1Sjmcneill#define CAMSS_MCLK0_CLK			92
1041.1Sjmcneill#define CAMSS_MCLK1_CLK			93
1051.1Sjmcneill#define CAMSS_MCLK2_CLK			94
1061.1Sjmcneill#define CAMSS_MCLK3_CLK			95
1071.1Sjmcneill#define CAMSS_MICRO_AHB_CLK		96
1081.1Sjmcneill#define CAMSS_PHY0_CSI0PHYTIMER_CLK	97
1091.1Sjmcneill#define CAMSS_PHY1_CSI1PHYTIMER_CLK	98
1101.1Sjmcneill#define CAMSS_PHY2_CSI2PHYTIMER_CLK	99
1111.1Sjmcneill#define CAMSS_TOP_AHB_CLK		100
1121.1Sjmcneill#define CAMSS_VFE_CPP_AHB_CLK		101
1131.1Sjmcneill#define CAMSS_VFE_CPP_CLK		102
1141.1Sjmcneill#define CAMSS_VFE_VFE0_CLK		103
1151.1Sjmcneill#define CAMSS_VFE_VFE1_CLK		104
1161.1Sjmcneill#define CAMSS_VFE_VFE_AHB_CLK		105
1171.1Sjmcneill#define CAMSS_VFE_VFE_AXI_CLK		106
1181.1Sjmcneill#define MDSS_AHB_CLK			107
1191.1Sjmcneill#define MDSS_AXI_CLK			108
1201.1Sjmcneill#define MDSS_BYTE0_CLK			109
1211.1Sjmcneill#define MDSS_BYTE1_CLK			110
1221.1Sjmcneill#define MDSS_EDPAUX_CLK			111
1231.1Sjmcneill#define MDSS_EDPLINK_CLK		112
1241.1Sjmcneill#define MDSS_EDPPIXEL_CLK		113
1251.1Sjmcneill#define MDSS_ESC0_CLK			114
1261.1Sjmcneill#define MDSS_ESC1_CLK			115
1271.1Sjmcneill#define MDSS_EXTPCLK_CLK		116
1281.1Sjmcneill#define MDSS_HDMI_AHB_CLK		117
1291.1Sjmcneill#define MDSS_HDMI_CLK			118
1301.1Sjmcneill#define MDSS_MDP_CLK			119
1311.1Sjmcneill#define MDSS_MDP_LUT_CLK		120
1321.1Sjmcneill#define MDSS_PCLK0_CLK			121
1331.1Sjmcneill#define MDSS_PCLK1_CLK			122
1341.1Sjmcneill#define MDSS_VSYNC_CLK			123
1351.1Sjmcneill#define MMSS_RBCPR_AHB_CLK		124
1361.1Sjmcneill#define MMSS_RBCPR_CLK			125
1371.1Sjmcneill#define MMSS_SPDM_AHB_CLK		126
1381.1Sjmcneill#define MMSS_SPDM_AXI_CLK		127
1391.1Sjmcneill#define MMSS_SPDM_CSI0_CLK		128
1401.1Sjmcneill#define MMSS_SPDM_GFX3D_CLK		129
1411.1Sjmcneill#define MMSS_SPDM_JPEG0_CLK		130
1421.1Sjmcneill#define MMSS_SPDM_JPEG1_CLK		131
1431.1Sjmcneill#define MMSS_SPDM_JPEG2_CLK		132
1441.1Sjmcneill#define MMSS_SPDM_MDP_CLK		133
1451.1Sjmcneill#define MMSS_SPDM_PCLK0_CLK		134
1461.1Sjmcneill#define MMSS_SPDM_PCLK1_CLK		135
1471.1Sjmcneill#define MMSS_SPDM_VCODEC0_CLK		136
1481.1Sjmcneill#define MMSS_SPDM_VFE0_CLK		137
1491.1Sjmcneill#define MMSS_SPDM_VFE1_CLK		138
1501.1Sjmcneill#define MMSS_SPDM_RM_AXI_CLK		139
1511.1Sjmcneill#define MMSS_SPDM_RM_OCMEMNOC_CLK	140
1521.1Sjmcneill#define MMSS_MISC_AHB_CLK		141
1531.1Sjmcneill#define MMSS_MMSSNOC_AHB_CLK		142
1541.1Sjmcneill#define MMSS_MMSSNOC_BTO_AHB_CLK	143
1551.1Sjmcneill#define MMSS_MMSSNOC_AXI_CLK		144
1561.1Sjmcneill#define MMSS_S0_AXI_CLK			145
1571.1Sjmcneill#define OCMEMCX_AHB_CLK			146
1581.1Sjmcneill#define OCMEMCX_OCMEMNOC_CLK		147
1591.1Sjmcneill#define OXILI_OCMEMGX_CLK		148
1601.1Sjmcneill#define OXILI_GFX3D_CLK			149
1611.1Sjmcneill#define OXILI_RBBMTIMER_CLK		150
1621.1Sjmcneill#define OXILICX_AHB_CLK			151
1631.1Sjmcneill#define VENUS0_AHB_CLK			152
1641.1Sjmcneill#define VENUS0_AXI_CLK			153
1651.1Sjmcneill#define VENUS0_CORE0_VCODEC_CLK		154
1661.1Sjmcneill#define VENUS0_CORE1_VCODEC_CLK		155
1671.1Sjmcneill#define VENUS0_OCMEMNOC_CLK		156
1681.1Sjmcneill#define VENUS0_VCODEC0_CLK		157
1691.1Sjmcneill#define VPU_AHB_CLK			158
1701.1Sjmcneill#define VPU_AXI_CLK			159
1711.1Sjmcneill#define VPU_BUS_CLK			160
1721.1Sjmcneill#define VPU_CXO_CLK			161
1731.1Sjmcneill#define VPU_MAPLE_CLK			162
1741.1Sjmcneill#define VPU_SLEEP_CLK			163
1751.1Sjmcneill#define VPU_VDP_CLK			164
1761.1Sjmcneill
1771.1Sjmcneill/* GDSCs */
1781.1Sjmcneill#define VENUS0_GDSC			0
1791.1Sjmcneill#define VENUS0_CORE0_GDSC		1
1801.1Sjmcneill#define VENUS0_CORE1_GDSC		2
1811.1Sjmcneill#define MDSS_GDSC			3
1821.1Sjmcneill#define CAMSS_JPEG_GDSC			4
1831.1Sjmcneill#define CAMSS_VFE_GDSC			5
1841.1Sjmcneill#define OXILI_GDSC			6
1851.1Sjmcneill#define OXILICX_GDSC			7
1861.1Sjmcneill
1871.1Sjmcneill#endif
188