11.1Sjmcneill/* $NetBSD: qcom,mmcc-msm8996.h,v 1.1.1.2 2020/01/03 14:33:04 skrll Exp $ */ 21.1Sjmcneill 31.1.1.2Sskrll/* SPDX-License-Identifier: GPL-2.0-only */ 41.1Sjmcneill/* 51.1Sjmcneill * Copyright (c) 2015, The Linux Foundation. All rights reserved. 61.1Sjmcneill */ 71.1Sjmcneill 81.1Sjmcneill#ifndef _DT_BINDINGS_CLK_MSM_MMCC_8996_H 91.1Sjmcneill#define _DT_BINDINGS_CLK_MSM_MMCC_8996_H 101.1Sjmcneill 111.1Sjmcneill#define MMPLL0_EARLY 0 121.1Sjmcneill#define MMPLL0_PLL 1 131.1Sjmcneill#define MMPLL1_EARLY 2 141.1Sjmcneill#define MMPLL1_PLL 3 151.1Sjmcneill#define MMPLL2_EARLY 4 161.1Sjmcneill#define MMPLL2_PLL 5 171.1Sjmcneill#define MMPLL3_EARLY 6 181.1Sjmcneill#define MMPLL3_PLL 7 191.1Sjmcneill#define MMPLL4_EARLY 8 201.1Sjmcneill#define MMPLL4_PLL 9 211.1Sjmcneill#define MMPLL5_EARLY 10 221.1Sjmcneill#define MMPLL5_PLL 11 231.1Sjmcneill#define MMPLL8_EARLY 12 241.1Sjmcneill#define MMPLL8_PLL 13 251.1Sjmcneill#define MMPLL9_EARLY 14 261.1Sjmcneill#define MMPLL9_PLL 15 271.1Sjmcneill#define AHB_CLK_SRC 16 281.1Sjmcneill#define AXI_CLK_SRC 17 291.1Sjmcneill#define MAXI_CLK_SRC 18 301.1Sjmcneill#define DSA_CORE_CLK_SRC 19 311.1Sjmcneill#define GFX3D_CLK_SRC 20 321.1Sjmcneill#define RBBMTIMER_CLK_SRC 21 331.1Sjmcneill#define ISENSE_CLK_SRC 22 341.1Sjmcneill#define RBCPR_CLK_SRC 23 351.1Sjmcneill#define VIDEO_CORE_CLK_SRC 24 361.1Sjmcneill#define VIDEO_SUBCORE0_CLK_SRC 25 371.1Sjmcneill#define VIDEO_SUBCORE1_CLK_SRC 26 381.1Sjmcneill#define PCLK0_CLK_SRC 27 391.1Sjmcneill#define PCLK1_CLK_SRC 28 401.1Sjmcneill#define MDP_CLK_SRC 29 411.1Sjmcneill#define EXTPCLK_CLK_SRC 30 421.1Sjmcneill#define VSYNC_CLK_SRC 31 431.1Sjmcneill#define HDMI_CLK_SRC 32 441.1Sjmcneill#define BYTE0_CLK_SRC 33 451.1Sjmcneill#define BYTE1_CLK_SRC 34 461.1Sjmcneill#define ESC0_CLK_SRC 35 471.1Sjmcneill#define ESC1_CLK_SRC 36 481.1Sjmcneill#define CAMSS_GP0_CLK_SRC 37 491.1Sjmcneill#define CAMSS_GP1_CLK_SRC 38 501.1Sjmcneill#define MCLK0_CLK_SRC 39 511.1Sjmcneill#define MCLK1_CLK_SRC 40 521.1Sjmcneill#define MCLK2_CLK_SRC 41 531.1Sjmcneill#define MCLK3_CLK_SRC 42 541.1Sjmcneill#define CCI_CLK_SRC 43 551.1Sjmcneill#define CSI0PHYTIMER_CLK_SRC 44 561.1Sjmcneill#define CSI1PHYTIMER_CLK_SRC 45 571.1Sjmcneill#define CSI2PHYTIMER_CLK_SRC 46 581.1Sjmcneill#define CSIPHY0_3P_CLK_SRC 47 591.1Sjmcneill#define CSIPHY1_3P_CLK_SRC 48 601.1Sjmcneill#define CSIPHY2_3P_CLK_SRC 49 611.1Sjmcneill#define JPEG0_CLK_SRC 50 621.1Sjmcneill#define JPEG2_CLK_SRC 51 631.1Sjmcneill#define JPEG_DMA_CLK_SRC 52 641.1Sjmcneill#define VFE0_CLK_SRC 53 651.1Sjmcneill#define VFE1_CLK_SRC 54 661.1Sjmcneill#define CPP_CLK_SRC 55 671.1Sjmcneill#define CSI0_CLK_SRC 56 681.1Sjmcneill#define CSI1_CLK_SRC 57 691.1Sjmcneill#define CSI2_CLK_SRC 58 701.1Sjmcneill#define CSI3_CLK_SRC 59 711.1Sjmcneill#define FD_CORE_CLK_SRC 60 721.1Sjmcneill#define MMSS_CXO_CLK 61 731.1Sjmcneill#define MMSS_SLEEPCLK_CLK 62 741.1Sjmcneill#define MMSS_MMAGIC_AHB_CLK 63 751.1Sjmcneill#define MMSS_MMAGIC_CFG_AHB_CLK 64 761.1Sjmcneill#define MMSS_MISC_AHB_CLK 65 771.1Sjmcneill#define MMSS_MISC_CXO_CLK 66 781.1Sjmcneill#define MMSS_BTO_AHB_CLK 67 791.1Sjmcneill#define MMSS_MMAGIC_AXI_CLK 68 801.1Sjmcneill#define MMSS_S0_AXI_CLK 69 811.1Sjmcneill#define MMSS_MMAGIC_MAXI_CLK 70 821.1Sjmcneill#define DSA_CORE_CLK 71 831.1Sjmcneill#define DSA_NOC_CFG_AHB_CLK 72 841.1Sjmcneill#define MMAGIC_CAMSS_AXI_CLK 73 851.1Sjmcneill#define MMAGIC_CAMSS_NOC_CFG_AHB_CLK 74 861.1Sjmcneill#define THROTTLE_CAMSS_CXO_CLK 75 871.1Sjmcneill#define THROTTLE_CAMSS_AHB_CLK 76 881.1Sjmcneill#define THROTTLE_CAMSS_AXI_CLK 77 891.1Sjmcneill#define SMMU_VFE_AHB_CLK 78 901.1Sjmcneill#define SMMU_VFE_AXI_CLK 79 911.1Sjmcneill#define SMMU_CPP_AHB_CLK 80 921.1Sjmcneill#define SMMU_CPP_AXI_CLK 81 931.1Sjmcneill#define SMMU_JPEG_AHB_CLK 82 941.1Sjmcneill#define SMMU_JPEG_AXI_CLK 83 951.1Sjmcneill#define MMAGIC_MDSS_AXI_CLK 84 961.1Sjmcneill#define MMAGIC_MDSS_NOC_CFG_AHB_CLK 85 971.1Sjmcneill#define THROTTLE_MDSS_CXO_CLK 86 981.1Sjmcneill#define THROTTLE_MDSS_AHB_CLK 87 991.1Sjmcneill#define THROTTLE_MDSS_AXI_CLK 88 1001.1Sjmcneill#define SMMU_ROT_AHB_CLK 89 1011.1Sjmcneill#define SMMU_ROT_AXI_CLK 90 1021.1Sjmcneill#define SMMU_MDP_AHB_CLK 91 1031.1Sjmcneill#define SMMU_MDP_AXI_CLK 92 1041.1Sjmcneill#define MMAGIC_VIDEO_AXI_CLK 93 1051.1Sjmcneill#define MMAGIC_VIDEO_NOC_CFG_AHB_CLK 94 1061.1Sjmcneill#define THROTTLE_VIDEO_CXO_CLK 95 1071.1Sjmcneill#define THROTTLE_VIDEO_AHB_CLK 96 1081.1Sjmcneill#define THROTTLE_VIDEO_AXI_CLK 97 1091.1Sjmcneill#define SMMU_VIDEO_AHB_CLK 98 1101.1Sjmcneill#define SMMU_VIDEO_AXI_CLK 99 1111.1Sjmcneill#define MMAGIC_BIMC_AXI_CLK 100 1121.1Sjmcneill#define MMAGIC_BIMC_NOC_CFG_AHB_CLK 101 1131.1Sjmcneill#define GPU_GX_GFX3D_CLK 102 1141.1Sjmcneill#define GPU_GX_RBBMTIMER_CLK 103 1151.1Sjmcneill#define GPU_AHB_CLK 104 1161.1Sjmcneill#define GPU_AON_ISENSE_CLK 105 1171.1Sjmcneill#define VMEM_MAXI_CLK 106 1181.1Sjmcneill#define VMEM_AHB_CLK 107 1191.1Sjmcneill#define MMSS_RBCPR_CLK 108 1201.1Sjmcneill#define MMSS_RBCPR_AHB_CLK 109 1211.1Sjmcneill#define VIDEO_CORE_CLK 110 1221.1Sjmcneill#define VIDEO_AXI_CLK 111 1231.1Sjmcneill#define VIDEO_MAXI_CLK 112 1241.1Sjmcneill#define VIDEO_AHB_CLK 113 1251.1Sjmcneill#define VIDEO_SUBCORE0_CLK 114 1261.1Sjmcneill#define VIDEO_SUBCORE1_CLK 115 1271.1Sjmcneill#define MDSS_AHB_CLK 116 1281.1Sjmcneill#define MDSS_HDMI_AHB_CLK 117 1291.1Sjmcneill#define MDSS_AXI_CLK 118 1301.1Sjmcneill#define MDSS_PCLK0_CLK 119 1311.1Sjmcneill#define MDSS_PCLK1_CLK 120 1321.1Sjmcneill#define MDSS_MDP_CLK 121 1331.1Sjmcneill#define MDSS_EXTPCLK_CLK 122 1341.1Sjmcneill#define MDSS_VSYNC_CLK 123 1351.1Sjmcneill#define MDSS_HDMI_CLK 124 1361.1Sjmcneill#define MDSS_BYTE0_CLK 125 1371.1Sjmcneill#define MDSS_BYTE1_CLK 126 1381.1Sjmcneill#define MDSS_ESC0_CLK 127 1391.1Sjmcneill#define MDSS_ESC1_CLK 128 1401.1Sjmcneill#define CAMSS_TOP_AHB_CLK 129 1411.1Sjmcneill#define CAMSS_AHB_CLK 130 1421.1Sjmcneill#define CAMSS_MICRO_AHB_CLK 131 1431.1Sjmcneill#define CAMSS_GP0_CLK 132 1441.1Sjmcneill#define CAMSS_GP1_CLK 133 1451.1Sjmcneill#define CAMSS_MCLK0_CLK 134 1461.1Sjmcneill#define CAMSS_MCLK1_CLK 135 1471.1Sjmcneill#define CAMSS_MCLK2_CLK 136 1481.1Sjmcneill#define CAMSS_MCLK3_CLK 137 1491.1Sjmcneill#define CAMSS_CCI_CLK 138 1501.1Sjmcneill#define CAMSS_CCI_AHB_CLK 139 1511.1Sjmcneill#define CAMSS_CSI0PHYTIMER_CLK 140 1521.1Sjmcneill#define CAMSS_CSI1PHYTIMER_CLK 141 1531.1Sjmcneill#define CAMSS_CSI2PHYTIMER_CLK 142 1541.1Sjmcneill#define CAMSS_CSIPHY0_3P_CLK 143 1551.1Sjmcneill#define CAMSS_CSIPHY1_3P_CLK 144 1561.1Sjmcneill#define CAMSS_CSIPHY2_3P_CLK 145 1571.1Sjmcneill#define CAMSS_JPEG0_CLK 146 1581.1Sjmcneill#define CAMSS_JPEG2_CLK 147 1591.1Sjmcneill#define CAMSS_JPEG_DMA_CLK 148 1601.1Sjmcneill#define CAMSS_JPEG_AHB_CLK 149 1611.1Sjmcneill#define CAMSS_JPEG_AXI_CLK 150 1621.1Sjmcneill#define CAMSS_VFE_AHB_CLK 151 1631.1Sjmcneill#define CAMSS_VFE_AXI_CLK 152 1641.1Sjmcneill#define CAMSS_VFE0_CLK 153 1651.1Sjmcneill#define CAMSS_VFE0_STREAM_CLK 154 1661.1Sjmcneill#define CAMSS_VFE0_AHB_CLK 155 1671.1Sjmcneill#define CAMSS_VFE1_CLK 156 1681.1Sjmcneill#define CAMSS_VFE1_STREAM_CLK 157 1691.1Sjmcneill#define CAMSS_VFE1_AHB_CLK 158 1701.1Sjmcneill#define CAMSS_CSI_VFE0_CLK 159 1711.1Sjmcneill#define CAMSS_CSI_VFE1_CLK 160 1721.1Sjmcneill#define CAMSS_CPP_VBIF_AHB_CLK 161 1731.1Sjmcneill#define CAMSS_CPP_AXI_CLK 162 1741.1Sjmcneill#define CAMSS_CPP_CLK 163 1751.1Sjmcneill#define CAMSS_CPP_AHB_CLK 164 1761.1Sjmcneill#define CAMSS_CSI0_CLK 165 1771.1Sjmcneill#define CAMSS_CSI0_AHB_CLK 166 1781.1Sjmcneill#define CAMSS_CSI0PHY_CLK 167 1791.1Sjmcneill#define CAMSS_CSI0RDI_CLK 168 1801.1Sjmcneill#define CAMSS_CSI0PIX_CLK 169 1811.1Sjmcneill#define CAMSS_CSI1_CLK 170 1821.1Sjmcneill#define CAMSS_CSI1_AHB_CLK 171 1831.1Sjmcneill#define CAMSS_CSI1PHY_CLK 172 1841.1Sjmcneill#define CAMSS_CSI1RDI_CLK 173 1851.1Sjmcneill#define CAMSS_CSI1PIX_CLK 174 1861.1Sjmcneill#define CAMSS_CSI2_CLK 175 1871.1Sjmcneill#define CAMSS_CSI2_AHB_CLK 176 1881.1Sjmcneill#define CAMSS_CSI2PHY_CLK 177 1891.1Sjmcneill#define CAMSS_CSI2RDI_CLK 178 1901.1Sjmcneill#define CAMSS_CSI2PIX_CLK 179 1911.1Sjmcneill#define CAMSS_CSI3_CLK 180 1921.1Sjmcneill#define CAMSS_CSI3_AHB_CLK 181 1931.1Sjmcneill#define CAMSS_CSI3PHY_CLK 182 1941.1Sjmcneill#define CAMSS_CSI3RDI_CLK 183 1951.1Sjmcneill#define CAMSS_CSI3PIX_CLK 184 1961.1Sjmcneill#define CAMSS_ISPIF_AHB_CLK 185 1971.1Sjmcneill#define FD_CORE_CLK 186 1981.1Sjmcneill#define FD_CORE_UAR_CLK 187 1991.1Sjmcneill#define FD_AHB_CLK 188 2001.1Sjmcneill#define MMSS_SPDM_CSI0_CLK 189 2011.1Sjmcneill#define MMSS_SPDM_JPEG_DMA_CLK 190 2021.1Sjmcneill#define MMSS_SPDM_CPP_CLK 191 2031.1Sjmcneill#define MMSS_SPDM_PCLK0_CLK 192 2041.1Sjmcneill#define MMSS_SPDM_AHB_CLK 193 2051.1Sjmcneill#define MMSS_SPDM_GFX3D_CLK 194 2061.1Sjmcneill#define MMSS_SPDM_PCLK1_CLK 195 2071.1Sjmcneill#define MMSS_SPDM_JPEG2_CLK 196 2081.1Sjmcneill#define MMSS_SPDM_DEBUG_CLK 197 2091.1Sjmcneill#define MMSS_SPDM_VFE1_CLK 198 2101.1Sjmcneill#define MMSS_SPDM_VFE0_CLK 199 2111.1Sjmcneill#define MMSS_SPDM_VIDEO_CORE_CLK 200 2121.1Sjmcneill#define MMSS_SPDM_AXI_CLK 201 2131.1Sjmcneill#define MMSS_SPDM_MDP_CLK 202 2141.1Sjmcneill#define MMSS_SPDM_JPEG0_CLK 203 2151.1Sjmcneill#define MMSS_SPDM_RM_AXI_CLK 204 2161.1Sjmcneill#define MMSS_SPDM_RM_MAXI_CLK 205 2171.1Sjmcneill 2181.1Sjmcneill#define MMAGICAHB_BCR 0 2191.1Sjmcneill#define MMAGIC_CFG_BCR 1 2201.1Sjmcneill#define MISC_BCR 2 2211.1Sjmcneill#define BTO_BCR 3 2221.1Sjmcneill#define MMAGICAXI_BCR 4 2231.1Sjmcneill#define MMAGICMAXI_BCR 5 2241.1Sjmcneill#define DSA_BCR 6 2251.1Sjmcneill#define MMAGIC_CAMSS_BCR 7 2261.1Sjmcneill#define THROTTLE_CAMSS_BCR 8 2271.1Sjmcneill#define SMMU_VFE_BCR 9 2281.1Sjmcneill#define SMMU_CPP_BCR 10 2291.1Sjmcneill#define SMMU_JPEG_BCR 11 2301.1Sjmcneill#define MMAGIC_MDSS_BCR 12 2311.1Sjmcneill#define THROTTLE_MDSS_BCR 13 2321.1Sjmcneill#define SMMU_ROT_BCR 14 2331.1Sjmcneill#define SMMU_MDP_BCR 15 2341.1Sjmcneill#define MMAGIC_VIDEO_BCR 16 2351.1Sjmcneill#define THROTTLE_VIDEO_BCR 17 2361.1Sjmcneill#define SMMU_VIDEO_BCR 18 2371.1Sjmcneill#define MMAGIC_BIMC_BCR 19 2381.1Sjmcneill#define GPU_GX_BCR 20 2391.1Sjmcneill#define GPU_BCR 21 2401.1Sjmcneill#define GPU_AON_BCR 22 2411.1Sjmcneill#define VMEM_BCR 23 2421.1Sjmcneill#define MMSS_RBCPR_BCR 24 2431.1Sjmcneill#define VIDEO_BCR 25 2441.1Sjmcneill#define MDSS_BCR 26 2451.1Sjmcneill#define CAMSS_TOP_BCR 27 2461.1Sjmcneill#define CAMSS_AHB_BCR 28 2471.1Sjmcneill#define CAMSS_MICRO_BCR 29 2481.1Sjmcneill#define CAMSS_CCI_BCR 30 2491.1Sjmcneill#define CAMSS_PHY0_BCR 31 2501.1Sjmcneill#define CAMSS_PHY1_BCR 32 2511.1Sjmcneill#define CAMSS_PHY2_BCR 33 2521.1Sjmcneill#define CAMSS_CSIPHY0_3P_BCR 34 2531.1Sjmcneill#define CAMSS_CSIPHY1_3P_BCR 35 2541.1Sjmcneill#define CAMSS_CSIPHY2_3P_BCR 36 2551.1Sjmcneill#define CAMSS_JPEG_BCR 37 2561.1Sjmcneill#define CAMSS_VFE_BCR 38 2571.1Sjmcneill#define CAMSS_VFE0_BCR 39 2581.1Sjmcneill#define CAMSS_VFE1_BCR 40 2591.1Sjmcneill#define CAMSS_CSI_VFE0_BCR 41 2601.1Sjmcneill#define CAMSS_CSI_VFE1_BCR 42 2611.1Sjmcneill#define CAMSS_CPP_TOP_BCR 43 2621.1Sjmcneill#define CAMSS_CPP_BCR 44 2631.1Sjmcneill#define CAMSS_CSI0_BCR 45 2641.1Sjmcneill#define CAMSS_CSI0RDI_BCR 46 2651.1Sjmcneill#define CAMSS_CSI0PIX_BCR 47 2661.1Sjmcneill#define CAMSS_CSI1_BCR 48 2671.1Sjmcneill#define CAMSS_CSI1RDI_BCR 49 2681.1Sjmcneill#define CAMSS_CSI1PIX_BCR 50 2691.1Sjmcneill#define CAMSS_CSI2_BCR 51 2701.1Sjmcneill#define CAMSS_CSI2RDI_BCR 52 2711.1Sjmcneill#define CAMSS_CSI2PIX_BCR 53 2721.1Sjmcneill#define CAMSS_CSI3_BCR 54 2731.1Sjmcneill#define CAMSS_CSI3RDI_BCR 55 2741.1Sjmcneill#define CAMSS_CSI3PIX_BCR 56 2751.1Sjmcneill#define CAMSS_ISPIF_BCR 57 2761.1Sjmcneill#define FD_BCR 58 2771.1Sjmcneill#define MMSS_SPDM_RM_BCR 59 2781.1Sjmcneill 2791.1Sjmcneill/* Indexes for GDSCs */ 2801.1Sjmcneill#define MMAGIC_VIDEO_GDSC 0 2811.1Sjmcneill#define MMAGIC_MDSS_GDSC 1 2821.1Sjmcneill#define MMAGIC_CAMSS_GDSC 2 2831.1Sjmcneill#define GPU_GDSC 3 2841.1Sjmcneill#define VENUS_GDSC 4 2851.1Sjmcneill#define VENUS_CORE0_GDSC 5 2861.1Sjmcneill#define VENUS_CORE1_GDSC 6 2871.1Sjmcneill#define CAMSS_GDSC 7 2881.1Sjmcneill#define VFE0_GDSC 8 2891.1Sjmcneill#define VFE1_GDSC 9 2901.1Sjmcneill#define JPEG_GDSC 10 2911.1Sjmcneill#define CPP_GDSC 11 2921.1Sjmcneill#define FD_GDSC 12 2931.1Sjmcneill#define MDSS_GDSC 13 2941.1Sjmcneill#define GPU_GX_GDSC 14 2951.1Sjmcneill#define MMAGIC_BIMC_GDSC 15 2961.1Sjmcneill 2971.1Sjmcneill#endif 298