11.1Sjmcneill/* $NetBSD: r8a7745-cpg-mssr.h,v 1.1.1.2 2019/01/22 14:57:02 jmcneill Exp $ */ 21.1Sjmcneill 31.1.1.2Sjmcneill/* SPDX-License-Identifier: GPL-2.0+ 41.1Sjmcneill * 51.1.1.2Sjmcneill * Copyright (C) 2016 Cogent Embedded Inc. 61.1Sjmcneill */ 71.1Sjmcneill#ifndef __DT_BINDINGS_CLOCK_R8A7745_CPG_MSSR_H__ 81.1Sjmcneill#define __DT_BINDINGS_CLOCK_R8A7745_CPG_MSSR_H__ 91.1Sjmcneill 101.1Sjmcneill#include <dt-bindings/clock/renesas-cpg-mssr.h> 111.1Sjmcneill 121.1Sjmcneill/* r8a7745 CPG Core Clocks */ 131.1Sjmcneill#define R8A7745_CLK_Z2 0 141.1Sjmcneill#define R8A7745_CLK_ZG 1 151.1Sjmcneill#define R8A7745_CLK_ZTR 2 161.1Sjmcneill#define R8A7745_CLK_ZTRD2 3 171.1Sjmcneill#define R8A7745_CLK_ZT 4 181.1Sjmcneill#define R8A7745_CLK_ZX 5 191.1Sjmcneill#define R8A7745_CLK_ZS 6 201.1Sjmcneill#define R8A7745_CLK_HP 7 211.1Sjmcneill#define R8A7745_CLK_B 9 221.1Sjmcneill#define R8A7745_CLK_LB 10 231.1Sjmcneill#define R8A7745_CLK_P 11 241.1Sjmcneill#define R8A7745_CLK_CL 12 251.1Sjmcneill#define R8A7745_CLK_CP 13 261.1Sjmcneill#define R8A7745_CLK_M2 14 271.1Sjmcneill#define R8A7745_CLK_ZB3 16 281.1Sjmcneill#define R8A7745_CLK_ZB3D2 17 291.1Sjmcneill#define R8A7745_CLK_DDR 18 301.1Sjmcneill#define R8A7745_CLK_SDH 19 311.1Sjmcneill#define R8A7745_CLK_SD0 20 321.1Sjmcneill#define R8A7745_CLK_SD2 21 331.1Sjmcneill#define R8A7745_CLK_SD3 22 341.1Sjmcneill#define R8A7745_CLK_MMC0 23 351.1Sjmcneill#define R8A7745_CLK_MP 24 361.1Sjmcneill#define R8A7745_CLK_QSPI 25 371.1Sjmcneill#define R8A7745_CLK_CPEX 26 381.1Sjmcneill#define R8A7745_CLK_RCAN 27 391.1Sjmcneill#define R8A7745_CLK_R 28 401.1Sjmcneill#define R8A7745_CLK_OSC 29 411.1Sjmcneill 421.1Sjmcneill#endif /* __DT_BINDINGS_CLOCK_R8A7745_CPG_MSSR_H__ */ 43