11.1Sskrll/*	$NetBSD: r8a774b1-cpg-mssr.h,v 1.1.1.1 2020/01/03 14:33:06 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: GPL-2.0
41.1Sskrll *
51.1Sskrll * Copyright (C) 2019 Renesas Electronics Corp.
61.1Sskrll */
71.1Sskrll#ifndef __DT_BINDINGS_CLOCK_R8A774B1_CPG_MSSR_H__
81.1Sskrll#define __DT_BINDINGS_CLOCK_R8A774B1_CPG_MSSR_H__
91.1Sskrll
101.1Sskrll#include <dt-bindings/clock/renesas-cpg-mssr.h>
111.1Sskrll
121.1Sskrll/* r8a774b1 CPG Core Clocks */
131.1Sskrll#define R8A774B1_CLK_Z			0
141.1Sskrll#define R8A774B1_CLK_ZG			1
151.1Sskrll#define R8A774B1_CLK_ZTR		2
161.1Sskrll#define R8A774B1_CLK_ZTRD2		3
171.1Sskrll#define R8A774B1_CLK_ZT			4
181.1Sskrll#define R8A774B1_CLK_ZX			5
191.1Sskrll#define R8A774B1_CLK_S0D1		6
201.1Sskrll#define R8A774B1_CLK_S0D2		7
211.1Sskrll#define R8A774B1_CLK_S0D3		8
221.1Sskrll#define R8A774B1_CLK_S0D4		9
231.1Sskrll#define R8A774B1_CLK_S0D6		10
241.1Sskrll#define R8A774B1_CLK_S0D8		11
251.1Sskrll#define R8A774B1_CLK_S0D12		12
261.1Sskrll#define R8A774B1_CLK_S1D2		13
271.1Sskrll#define R8A774B1_CLK_S1D4		14
281.1Sskrll#define R8A774B1_CLK_S2D1		15
291.1Sskrll#define R8A774B1_CLK_S2D2		16
301.1Sskrll#define R8A774B1_CLK_S2D4		17
311.1Sskrll#define R8A774B1_CLK_S3D1		18
321.1Sskrll#define R8A774B1_CLK_S3D2		19
331.1Sskrll#define R8A774B1_CLK_S3D4		20
341.1Sskrll#define R8A774B1_CLK_LB			21
351.1Sskrll#define R8A774B1_CLK_CL			22
361.1Sskrll#define R8A774B1_CLK_ZB3		23
371.1Sskrll#define R8A774B1_CLK_ZB3D2		24
381.1Sskrll#define R8A774B1_CLK_CR			25
391.1Sskrll#define R8A774B1_CLK_DDR		26
401.1Sskrll#define R8A774B1_CLK_SD0H		27
411.1Sskrll#define R8A774B1_CLK_SD0		28
421.1Sskrll#define R8A774B1_CLK_SD1H		29
431.1Sskrll#define R8A774B1_CLK_SD1		30
441.1Sskrll#define R8A774B1_CLK_SD2H		31
451.1Sskrll#define R8A774B1_CLK_SD2		32
461.1Sskrll#define R8A774B1_CLK_SD3H		33
471.1Sskrll#define R8A774B1_CLK_SD3		34
481.1Sskrll#define R8A774B1_CLK_RPC		35
491.1Sskrll#define R8A774B1_CLK_RPCD2		36
501.1Sskrll#define R8A774B1_CLK_MSO		37
511.1Sskrll#define R8A774B1_CLK_HDMI		38
521.1Sskrll#define R8A774B1_CLK_CSI0		39
531.1Sskrll#define R8A774B1_CLK_CP			40
541.1Sskrll#define R8A774B1_CLK_CPEX		41
551.1Sskrll#define R8A774B1_CLK_R			42
561.1Sskrll#define R8A774B1_CLK_OSC		43
571.1Sskrll#define R8A774B1_CLK_CANFD		44
581.1Sskrll
591.1Sskrll#endif /* __DT_BINDINGS_CLOCK_R8A774B1_CPG_MSSR_H__ */
60