11.1Sjmcneill/* $NetBSD: r8a7796-cpg-mssr.h,v 1.1.1.3 2019/05/25 11:29:13 jmcneill Exp $ */ 21.1Sjmcneill 31.1.1.2Sjmcneill/* SPDX-License-Identifier: GPL-2.0+ 41.1Sjmcneill * 51.1.1.2Sjmcneill * Copyright (C) 2016 Renesas Electronics Corp. 61.1Sjmcneill */ 71.1Sjmcneill#ifndef __DT_BINDINGS_CLOCK_R8A7796_CPG_MSSR_H__ 81.1Sjmcneill#define __DT_BINDINGS_CLOCK_R8A7796_CPG_MSSR_H__ 91.1Sjmcneill 101.1Sjmcneill#include <dt-bindings/clock/renesas-cpg-mssr.h> 111.1Sjmcneill 121.1Sjmcneill/* r8a7796 CPG Core Clocks */ 131.1Sjmcneill#define R8A7796_CLK_Z 0 141.1Sjmcneill#define R8A7796_CLK_Z2 1 151.1Sjmcneill#define R8A7796_CLK_ZR 2 161.1Sjmcneill#define R8A7796_CLK_ZG 3 171.1Sjmcneill#define R8A7796_CLK_ZTR 4 181.1Sjmcneill#define R8A7796_CLK_ZTRD2 5 191.1Sjmcneill#define R8A7796_CLK_ZT 6 201.1Sjmcneill#define R8A7796_CLK_ZX 7 211.1Sjmcneill#define R8A7796_CLK_S0D1 8 221.1Sjmcneill#define R8A7796_CLK_S0D2 9 231.1Sjmcneill#define R8A7796_CLK_S0D3 10 241.1Sjmcneill#define R8A7796_CLK_S0D4 11 251.1Sjmcneill#define R8A7796_CLK_S0D6 12 261.1Sjmcneill#define R8A7796_CLK_S0D8 13 271.1Sjmcneill#define R8A7796_CLK_S0D12 14 281.1Sjmcneill#define R8A7796_CLK_S1D1 15 291.1Sjmcneill#define R8A7796_CLK_S1D2 16 301.1Sjmcneill#define R8A7796_CLK_S1D4 17 311.1Sjmcneill#define R8A7796_CLK_S2D1 18 321.1Sjmcneill#define R8A7796_CLK_S2D2 19 331.1Sjmcneill#define R8A7796_CLK_S2D4 20 341.1Sjmcneill#define R8A7796_CLK_S3D1 21 351.1Sjmcneill#define R8A7796_CLK_S3D2 22 361.1Sjmcneill#define R8A7796_CLK_S3D4 23 371.1Sjmcneill#define R8A7796_CLK_LB 24 381.1Sjmcneill#define R8A7796_CLK_CL 25 391.1Sjmcneill#define R8A7796_CLK_ZB3 26 401.1Sjmcneill#define R8A7796_CLK_ZB3D2 27 411.1Sjmcneill#define R8A7796_CLK_ZB3D4 28 421.1Sjmcneill#define R8A7796_CLK_CR 29 431.1Sjmcneill#define R8A7796_CLK_CRD2 30 441.1Sjmcneill#define R8A7796_CLK_SD0H 31 451.1Sjmcneill#define R8A7796_CLK_SD0 32 461.1Sjmcneill#define R8A7796_CLK_SD1H 33 471.1Sjmcneill#define R8A7796_CLK_SD1 34 481.1Sjmcneill#define R8A7796_CLK_SD2H 35 491.1Sjmcneill#define R8A7796_CLK_SD2 36 501.1Sjmcneill#define R8A7796_CLK_SD3H 37 511.1Sjmcneill#define R8A7796_CLK_SD3 38 521.1Sjmcneill#define R8A7796_CLK_SSP2 39 531.1Sjmcneill#define R8A7796_CLK_SSP1 40 541.1Sjmcneill#define R8A7796_CLK_SSPRS 41 551.1Sjmcneill#define R8A7796_CLK_RPC 42 561.1Sjmcneill#define R8A7796_CLK_RPCD2 43 571.1Sjmcneill#define R8A7796_CLK_MSO 44 581.1Sjmcneill#define R8A7796_CLK_CANFD 45 591.1Sjmcneill#define R8A7796_CLK_HDMI 46 601.1Sjmcneill#define R8A7796_CLK_CSI0 47 611.1.1.3Sjmcneill/* CLK_CSIREF was removed */ 621.1Sjmcneill#define R8A7796_CLK_CP 49 631.1Sjmcneill#define R8A7796_CLK_CPEX 50 641.1Sjmcneill#define R8A7796_CLK_R 51 651.1Sjmcneill#define R8A7796_CLK_OSC 52 661.1Sjmcneill 671.1Sjmcneill#endif /* __DT_BINDINGS_CLOCK_R8A7796_CPG_MSSR_H__ */ 68