11.1Sskrll/* $NetBSD: r8a77961-cpg-mssr.h,v 1.1.1.1 2020/01/03 14:33:05 skrll Exp $ */ 21.1Sskrll 31.1Sskrll/* SPDX-License-Identifier: GPL-2.0+ 41.1Sskrll * 51.1Sskrll * Copyright (C) 2019 Renesas Electronics Corp. 61.1Sskrll */ 71.1Sskrll#ifndef __DT_BINDINGS_CLOCK_R8A77961_CPG_MSSR_H__ 81.1Sskrll#define __DT_BINDINGS_CLOCK_R8A77961_CPG_MSSR_H__ 91.1Sskrll 101.1Sskrll#include <dt-bindings/clock/renesas-cpg-mssr.h> 111.1Sskrll 121.1Sskrll/* r8a77961 CPG Core Clocks */ 131.1Sskrll#define R8A77961_CLK_Z 0 141.1Sskrll#define R8A77961_CLK_Z2 1 151.1Sskrll#define R8A77961_CLK_ZR 2 161.1Sskrll#define R8A77961_CLK_ZG 3 171.1Sskrll#define R8A77961_CLK_ZTR 4 181.1Sskrll#define R8A77961_CLK_ZTRD2 5 191.1Sskrll#define R8A77961_CLK_ZT 6 201.1Sskrll#define R8A77961_CLK_ZX 7 211.1Sskrll#define R8A77961_CLK_S0D1 8 221.1Sskrll#define R8A77961_CLK_S0D2 9 231.1Sskrll#define R8A77961_CLK_S0D3 10 241.1Sskrll#define R8A77961_CLK_S0D4 11 251.1Sskrll#define R8A77961_CLK_S0D6 12 261.1Sskrll#define R8A77961_CLK_S0D8 13 271.1Sskrll#define R8A77961_CLK_S0D12 14 281.1Sskrll#define R8A77961_CLK_S1D1 15 291.1Sskrll#define R8A77961_CLK_S1D2 16 301.1Sskrll#define R8A77961_CLK_S1D4 17 311.1Sskrll#define R8A77961_CLK_S2D1 18 321.1Sskrll#define R8A77961_CLK_S2D2 19 331.1Sskrll#define R8A77961_CLK_S2D4 20 341.1Sskrll#define R8A77961_CLK_S3D1 21 351.1Sskrll#define R8A77961_CLK_S3D2 22 361.1Sskrll#define R8A77961_CLK_S3D4 23 371.1Sskrll#define R8A77961_CLK_LB 24 381.1Sskrll#define R8A77961_CLK_CL 25 391.1Sskrll#define R8A77961_CLK_ZB3 26 401.1Sskrll#define R8A77961_CLK_ZB3D2 27 411.1Sskrll#define R8A77961_CLK_ZB3D4 28 421.1Sskrll#define R8A77961_CLK_CR 29 431.1Sskrll#define R8A77961_CLK_CRD2 30 441.1Sskrll#define R8A77961_CLK_SD0H 31 451.1Sskrll#define R8A77961_CLK_SD0 32 461.1Sskrll#define R8A77961_CLK_SD1H 33 471.1Sskrll#define R8A77961_CLK_SD1 34 481.1Sskrll#define R8A77961_CLK_SD2H 35 491.1Sskrll#define R8A77961_CLK_SD2 36 501.1Sskrll#define R8A77961_CLK_SD3H 37 511.1Sskrll#define R8A77961_CLK_SD3 38 521.1Sskrll#define R8A77961_CLK_SSP2 39 531.1Sskrll#define R8A77961_CLK_SSP1 40 541.1Sskrll#define R8A77961_CLK_SSPRS 41 551.1Sskrll#define R8A77961_CLK_RPC 42 561.1Sskrll#define R8A77961_CLK_RPCD2 43 571.1Sskrll#define R8A77961_CLK_MSO 44 581.1Sskrll#define R8A77961_CLK_CANFD 45 591.1Sskrll#define R8A77961_CLK_HDMI 46 601.1Sskrll#define R8A77961_CLK_CSI0 47 611.1Sskrll/* CLK_CSIREF was removed */ 621.1Sskrll#define R8A77961_CLK_CP 49 631.1Sskrll#define R8A77961_CLK_CPEX 50 641.1Sskrll#define R8A77961_CLK_R 51 651.1Sskrll#define R8A77961_CLK_OSC 52 661.1Sskrll 671.1Sskrll#endif /* __DT_BINDINGS_CLOCK_R8A77961_CPG_MSSR_H__ */ 68