11.1Sjmcneill/* $NetBSD: r8a779a0-cpg-mssr.h,v 1.1.1.1 2021/11/07 16:49:57 jmcneill Exp $ */ 21.1Sjmcneill 31.1Sjmcneill/* SPDX-License-Identifier: GPL-2.0-only */ 41.1Sjmcneill/* 51.1Sjmcneill * Copyright (C) 2020 Renesas Electronics Corp. 61.1Sjmcneill */ 71.1Sjmcneill#ifndef __DT_BINDINGS_CLOCK_R8A779A0_CPG_MSSR_H__ 81.1Sjmcneill#define __DT_BINDINGS_CLOCK_R8A779A0_CPG_MSSR_H__ 91.1Sjmcneill 101.1Sjmcneill#include <dt-bindings/clock/renesas-cpg-mssr.h> 111.1Sjmcneill 121.1Sjmcneill/* r8a779A0 CPG Core Clocks */ 131.1Sjmcneill#define R8A779A0_CLK_Z0 0 141.1Sjmcneill#define R8A779A0_CLK_ZX 1 151.1Sjmcneill#define R8A779A0_CLK_Z1 2 161.1Sjmcneill#define R8A779A0_CLK_ZR 3 171.1Sjmcneill#define R8A779A0_CLK_ZS 4 181.1Sjmcneill#define R8A779A0_CLK_ZT 5 191.1Sjmcneill#define R8A779A0_CLK_ZTR 6 201.1Sjmcneill#define R8A779A0_CLK_S1D1 7 211.1Sjmcneill#define R8A779A0_CLK_S1D2 8 221.1Sjmcneill#define R8A779A0_CLK_S1D4 9 231.1Sjmcneill#define R8A779A0_CLK_S1D8 10 241.1Sjmcneill#define R8A779A0_CLK_S1D12 11 251.1Sjmcneill#define R8A779A0_CLK_S3D1 12 261.1Sjmcneill#define R8A779A0_CLK_S3D2 13 271.1Sjmcneill#define R8A779A0_CLK_S3D4 14 281.1Sjmcneill#define R8A779A0_CLK_LB 15 291.1Sjmcneill#define R8A779A0_CLK_CP 16 301.1Sjmcneill#define R8A779A0_CLK_CL 17 311.1Sjmcneill#define R8A779A0_CLK_CL16MCK 18 321.1Sjmcneill#define R8A779A0_CLK_ZB30 19 331.1Sjmcneill#define R8A779A0_CLK_ZB30D2 20 341.1Sjmcneill#define R8A779A0_CLK_ZB30D4 21 351.1Sjmcneill#define R8A779A0_CLK_ZB31 22 361.1Sjmcneill#define R8A779A0_CLK_ZB31D2 23 371.1Sjmcneill#define R8A779A0_CLK_ZB31D4 24 381.1Sjmcneill#define R8A779A0_CLK_SD0H 25 391.1Sjmcneill#define R8A779A0_CLK_SD0 26 401.1Sjmcneill#define R8A779A0_CLK_RPC 27 411.1Sjmcneill#define R8A779A0_CLK_RPCD2 28 421.1Sjmcneill#define R8A779A0_CLK_MSO 29 431.1Sjmcneill#define R8A779A0_CLK_CANFD 30 441.1Sjmcneill#define R8A779A0_CLK_CSI0 31 451.1Sjmcneill#define R8A779A0_CLK_FRAY 32 461.1Sjmcneill#define R8A779A0_CLK_DSI 33 471.1Sjmcneill#define R8A779A0_CLK_VIP 34 481.1Sjmcneill#define R8A779A0_CLK_ADGH 35 491.1Sjmcneill#define R8A779A0_CLK_CNNDSP 36 501.1Sjmcneill#define R8A779A0_CLK_ICU 37 511.1Sjmcneill#define R8A779A0_CLK_ICUD2 38 521.1Sjmcneill#define R8A779A0_CLK_VCBUS 39 531.1Sjmcneill#define R8A779A0_CLK_CBFUSA 40 541.1Sjmcneill#define R8A779A0_CLK_R 41 551.1Sjmcneill#define R8A779A0_CLK_OSC 42 561.1Sjmcneill 571.1Sjmcneill#endif /* __DT_BINDINGS_CLOCK_R8A779A0_CPG_MSSR_H__ */ 58