11.1Sjmcneill/*	$NetBSD: altr,rst-mgr.h,v 1.1.1.2 2020/01/03 14:33:06 skrll Exp $	*/
21.1Sjmcneill
31.1.1.2Sskrll/* SPDX-License-Identifier: GPL-2.0-only */
41.1Sjmcneill/*
51.1Sjmcneill * Copyright (c) 2014, Steffen Trumtrar <s.trumtrar@pengutronix.de>
61.1Sjmcneill */
71.1Sjmcneill
81.1Sjmcneill#ifndef _DT_BINDINGS_RESET_ALTR_RST_MGR_H
91.1Sjmcneill#define _DT_BINDINGS_RESET_ALTR_RST_MGR_H
101.1Sjmcneill
111.1Sjmcneill/* MPUMODRST */
121.1Sjmcneill#define CPU0_RESET		0
131.1Sjmcneill#define CPU1_RESET		1
141.1Sjmcneill#define WDS_RESET		2
151.1Sjmcneill#define SCUPER_RESET		3
161.1Sjmcneill#define L2_RESET		4
171.1Sjmcneill
181.1Sjmcneill/* PERMODRST */
191.1Sjmcneill#define EMAC0_RESET		32
201.1Sjmcneill#define EMAC1_RESET		33
211.1Sjmcneill#define USB0_RESET		34
221.1Sjmcneill#define USB1_RESET		35
231.1Sjmcneill#define NAND_RESET		36
241.1Sjmcneill#define QSPI_RESET		37
251.1Sjmcneill#define L4WD0_RESET		38
261.1Sjmcneill#define L4WD1_RESET		39
271.1Sjmcneill#define OSC1TIMER0_RESET	40
281.1Sjmcneill#define OSC1TIMER1_RESET	41
291.1Sjmcneill#define SPTIMER0_RESET		42
301.1Sjmcneill#define SPTIMER1_RESET		43
311.1Sjmcneill#define I2C0_RESET		44
321.1Sjmcneill#define I2C1_RESET		45
331.1Sjmcneill#define I2C2_RESET		46
341.1Sjmcneill#define I2C3_RESET		47
351.1Sjmcneill#define UART0_RESET		48
361.1Sjmcneill#define UART1_RESET		49
371.1Sjmcneill#define SPIM0_RESET		50
381.1Sjmcneill#define SPIM1_RESET		51
391.1Sjmcneill#define SPIS0_RESET		52
401.1Sjmcneill#define SPIS1_RESET		53
411.1Sjmcneill#define SDMMC_RESET		54
421.1Sjmcneill#define CAN0_RESET		55
431.1Sjmcneill#define CAN1_RESET		56
441.1Sjmcneill#define GPIO0_RESET		57
451.1Sjmcneill#define GPIO1_RESET		58
461.1Sjmcneill#define GPIO2_RESET		59
471.1Sjmcneill#define DMA_RESET		60
481.1Sjmcneill#define SDR_RESET		61
491.1Sjmcneill
501.1Sjmcneill/* PER2MODRST */
511.1Sjmcneill#define DMAIF0_RESET		64
521.1Sjmcneill#define DMAIF1_RESET		65
531.1Sjmcneill#define DMAIF2_RESET		66
541.1Sjmcneill#define DMAIF3_RESET		67
551.1Sjmcneill#define DMAIF4_RESET		68
561.1Sjmcneill#define DMAIF5_RESET		69
571.1Sjmcneill#define DMAIF6_RESET		70
581.1Sjmcneill#define DMAIF7_RESET		71
591.1Sjmcneill
601.1Sjmcneill/* BRGMODRST */
611.1Sjmcneill#define HPS2FPGA_RESET		96
621.1Sjmcneill#define LWHPS2FPGA_RESET	97
631.1Sjmcneill#define FPGA2HPS_RESET		98
641.1Sjmcneill
651.1Sjmcneill/* MISCMODRST*/
661.1Sjmcneill#define ROM_RESET		128
671.1Sjmcneill#define OCRAM_RESET		129
681.1Sjmcneill#define SYSMGR_RESET		130
691.1Sjmcneill#define SYSMGRCOLD_RESET	131
701.1Sjmcneill#define FPGAMGR_RESET		132
711.1Sjmcneill#define ACPIDMAP_RESET		133
721.1Sjmcneill#define S2F_RESET		134
731.1Sjmcneill#define S2FCOLD_RESET		135
741.1Sjmcneill#define NRSTPIN_RESET		136
751.1Sjmcneill#define TIMESTAMPCOLD_RESET	137
761.1Sjmcneill#define CLKMGRCOLD_RESET	138
771.1Sjmcneill#define SCANMGR_RESET		139
781.1Sjmcneill#define FRZCTRLCOLD_RESET	140
791.1Sjmcneill#define SYSDBG_RESET		141
801.1Sjmcneill#define DBG_RESET		142
811.1Sjmcneill#define TAPCOLD_RESET		143
821.1Sjmcneill#define SDRCOLD_RESET		144
831.1Sjmcneill
841.1Sjmcneill#endif
85