1b8e80941Smrg/*
2b8e80941Smrg * Copyright © 2017 Intel Corporation
3b8e80941Smrg *
4b8e80941Smrg * Permission is hereby granted, free of charge, to any person obtaining a
5b8e80941Smrg * copy of this software and associated documentation files (the "Software"),
6b8e80941Smrg * to deal in the Software without restriction, including without limitation
7b8e80941Smrg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8b8e80941Smrg * and/or sell copies of the Software, and to permit persons to whom the
9b8e80941Smrg * Software is furnished to do so, subject to the following conditions:
10b8e80941Smrg *
11b8e80941Smrg * The above copyright notice and this permission notice (including the next
12b8e80941Smrg * paragraph) shall be included in all copies or substantial portions of the
13b8e80941Smrg * Software.
14b8e80941Smrg *
15b8e80941Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16b8e80941Smrg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17b8e80941Smrg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18b8e80941Smrg * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19b8e80941Smrg * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20b8e80941Smrg * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21b8e80941Smrg * IN THE SOFTWARE.
22b8e80941Smrg */
23b8e80941Smrg
24b8e80941Smrg#ifndef GEN_CLFLUSH_H
25b8e80941Smrg#define GEN_CLFLUSH_H
26b8e80941Smrg
27b8e80941Smrg#define CACHELINE_SIZE 64
28b8e80941Smrg#define CACHELINE_MASK 63
29b8e80941Smrg
30b8e80941Smrgstatic inline void
31b8e80941Smrggen_clflush_range(void *start, size_t size)
32b8e80941Smrg{
33b8e80941Smrg   void *p = (void *) (((uintptr_t) start) & ~CACHELINE_MASK);
34b8e80941Smrg   void *end = start + size;
35b8e80941Smrg
36b8e80941Smrg   while (p < end) {
37b8e80941Smrg      __builtin_ia32_clflush(p);
38b8e80941Smrg      p += CACHELINE_SIZE;
39b8e80941Smrg   }
40b8e80941Smrg}
41b8e80941Smrg
42b8e80941Smrgstatic inline void
43b8e80941Smrggen_flush_range(void *start, size_t size)
44b8e80941Smrg{
45b8e80941Smrg   __builtin_ia32_mfence();
46b8e80941Smrg   gen_clflush_range(start, size);
47b8e80941Smrg}
48b8e80941Smrg
49b8e80941Smrgstatic inline void
50b8e80941Smrggen_invalidate_range(void *start, size_t size)
51b8e80941Smrg{
52b8e80941Smrg   gen_clflush_range(start, size);
53b8e80941Smrg
54b8e80941Smrg   /* Modern Atom CPUs (Baytrail+) have issues with clflush serialization,
55b8e80941Smrg    * where mfence is not a sufficient synchronization barrier.  We must
56b8e80941Smrg    * double clflush the last cacheline.  This guarantees it will be ordered
57b8e80941Smrg    * after the preceding clflushes, and then the mfence guards against
58b8e80941Smrg    * prefetches crossing the clflush boundary.
59b8e80941Smrg    *
60b8e80941Smrg    * See kernel commit 396f5d62d1a5fd99421855a08ffdef8edb43c76e
61b8e80941Smrg    * ("drm: Restore double clflush on the last partial cacheline")
62b8e80941Smrg    * and https://bugs.freedesktop.org/show_bug.cgi?id=92845.
63b8e80941Smrg    */
64b8e80941Smrg   __builtin_ia32_clflush(start + size - 1);
65b8e80941Smrg   __builtin_ia32_mfence();
66b8e80941Smrg}
67b8e80941Smrg
68b8e80941Smrg#endif
69