17ec681f3Smrg/*
27ec681f3Smrg * Copyright (C) 2019 Rob Clark <robclark@freedesktop.org>
37ec681f3Smrg *
47ec681f3Smrg * Permission is hereby granted, free of charge, to any person obtaining a
57ec681f3Smrg * copy of this software and associated documentation files (the "Software"),
67ec681f3Smrg * to deal in the Software without restriction, including without limitation
77ec681f3Smrg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
87ec681f3Smrg * and/or sell copies of the Software, and to permit persons to whom the
97ec681f3Smrg * Software is furnished to do so, subject to the following conditions:
107ec681f3Smrg *
117ec681f3Smrg * The above copyright notice and this permission notice (including the next
127ec681f3Smrg * paragraph) shall be included in all copies or substantial portions of the
137ec681f3Smrg * Software.
147ec681f3Smrg *
157ec681f3Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
167ec681f3Smrg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
177ec681f3Smrg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
187ec681f3Smrg * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
197ec681f3Smrg * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
207ec681f3Smrg * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
217ec681f3Smrg * SOFTWARE.
227ec681f3Smrg *
237ec681f3Smrg * Authors:
247ec681f3Smrg *    Rob Clark <robclark@freedesktop.org>
257ec681f3Smrg */
267ec681f3Smrg
277ec681f3Smrg#ifndef FD6_PERFCNTR_H_
287ec681f3Smrg#define FD6_PERFCNTR_H_
297ec681f3Smrg
307ec681f3Smrg#include "util/half_float.h"
317ec681f3Smrg#include "util/u_math.h"
327ec681f3Smrg#include "adreno_common.xml.h"
337ec681f3Smrg#include "adreno_pm4.xml.h"
347ec681f3Smrg#include "a6xx.xml.h"
357ec681f3Smrg
367ec681f3Smrg#define REG(_x) REG_A6XX_ ## _x
377ec681f3Smrg#include "freedreno_perfcntr.h"
387ec681f3Smrg
397ec681f3Smrgstatic const struct fd_perfcntr_counter cp_counters[] = {
407ec681f3Smrg//RESERVED: for kernel
417ec681f3Smrg//    COUNTER(CP_PERFCTR_CP_SEL(0),  RBBM_PERFCTR_CP(0),  RBBM_PERFCTR_CP(0)+1),
427ec681f3Smrg      COUNTER(CP_PERFCTR_CP_SEL(1),  RBBM_PERFCTR_CP(1),  RBBM_PERFCTR_CP(1)+1),
437ec681f3Smrg      COUNTER(CP_PERFCTR_CP_SEL(2),  RBBM_PERFCTR_CP(2),  RBBM_PERFCTR_CP(2)+1),
447ec681f3Smrg      COUNTER(CP_PERFCTR_CP_SEL(3),  RBBM_PERFCTR_CP(3),  RBBM_PERFCTR_CP(3)+1),
457ec681f3Smrg      COUNTER(CP_PERFCTR_CP_SEL(4),  RBBM_PERFCTR_CP(4),  RBBM_PERFCTR_CP(4)+1),
467ec681f3Smrg      COUNTER(CP_PERFCTR_CP_SEL(5),  RBBM_PERFCTR_CP(5),  RBBM_PERFCTR_CP(5)+1),
477ec681f3Smrg      COUNTER(CP_PERFCTR_CP_SEL(6),  RBBM_PERFCTR_CP(6),  RBBM_PERFCTR_CP(6)+1),
487ec681f3Smrg      COUNTER(CP_PERFCTR_CP_SEL(7),  RBBM_PERFCTR_CP(7),  RBBM_PERFCTR_CP(7)+1),
497ec681f3Smrg      COUNTER(CP_PERFCTR_CP_SEL(8),  RBBM_PERFCTR_CP(8),  RBBM_PERFCTR_CP(8)+1),
507ec681f3Smrg      COUNTER(CP_PERFCTR_CP_SEL(9),  RBBM_PERFCTR_CP(9),  RBBM_PERFCTR_CP(9)+1),
517ec681f3Smrg      COUNTER(CP_PERFCTR_CP_SEL(10), RBBM_PERFCTR_CP(10), RBBM_PERFCTR_CP(10)+1),
527ec681f3Smrg      COUNTER(CP_PERFCTR_CP_SEL(11), RBBM_PERFCTR_CP(11), RBBM_PERFCTR_CP(11)+1),
537ec681f3Smrg      COUNTER(CP_PERFCTR_CP_SEL(12), RBBM_PERFCTR_CP(12), RBBM_PERFCTR_CP(12)+1),
547ec681f3Smrg      COUNTER(CP_PERFCTR_CP_SEL(13), RBBM_PERFCTR_CP(13), RBBM_PERFCTR_CP(13)+1),
557ec681f3Smrg};
567ec681f3Smrg
577ec681f3Smrgstatic const struct fd_perfcntr_countable cp_countables[] = {
587ec681f3Smrg      COUNTABLE(PERF_CP_ALWAYS_COUNT, UINT64, AVERAGE),
597ec681f3Smrg      COUNTABLE(PERF_CP_BUSY_GFX_CORE_IDLE, UINT64, AVERAGE),
607ec681f3Smrg      COUNTABLE(PERF_CP_BUSY_CYCLES, UINT64, AVERAGE),
617ec681f3Smrg      COUNTABLE(PERF_CP_NUM_PREEMPTIONS, UINT64, AVERAGE),
627ec681f3Smrg      COUNTABLE(PERF_CP_PREEMPTION_REACTION_DELAY, UINT64, AVERAGE),
637ec681f3Smrg      COUNTABLE(PERF_CP_PREEMPTION_SWITCH_OUT_TIME, UINT64, AVERAGE),
647ec681f3Smrg      COUNTABLE(PERF_CP_PREEMPTION_SWITCH_IN_TIME, UINT64, AVERAGE),
657ec681f3Smrg      COUNTABLE(PERF_CP_DEAD_DRAWS_IN_BIN_RENDER, UINT64, AVERAGE),
667ec681f3Smrg      COUNTABLE(PERF_CP_PREDICATED_DRAWS_KILLED, UINT64, AVERAGE),
677ec681f3Smrg      COUNTABLE(PERF_CP_MODE_SWITCH, UINT64, AVERAGE),
687ec681f3Smrg      COUNTABLE(PERF_CP_ZPASS_DONE, UINT64, AVERAGE),
697ec681f3Smrg      COUNTABLE(PERF_CP_CONTEXT_DONE, UINT64, AVERAGE),
707ec681f3Smrg      COUNTABLE(PERF_CP_CACHE_FLUSH, UINT64, AVERAGE),
717ec681f3Smrg      COUNTABLE(PERF_CP_LONG_PREEMPTIONS, UINT64, AVERAGE),
727ec681f3Smrg      COUNTABLE(PERF_CP_SQE_I_CACHE_STARVE, UINT64, AVERAGE),
737ec681f3Smrg      COUNTABLE(PERF_CP_SQE_IDLE, UINT64, AVERAGE),
747ec681f3Smrg      COUNTABLE(PERF_CP_SQE_PM4_STARVE_RB_IB, UINT64, AVERAGE),
757ec681f3Smrg      COUNTABLE(PERF_CP_SQE_PM4_STARVE_SDS, UINT64, AVERAGE),
767ec681f3Smrg      COUNTABLE(PERF_CP_SQE_MRB_STARVE, UINT64, AVERAGE),
777ec681f3Smrg      COUNTABLE(PERF_CP_SQE_RRB_STARVE, UINT64, AVERAGE),
787ec681f3Smrg      COUNTABLE(PERF_CP_SQE_VSD_STARVE, UINT64, AVERAGE),
797ec681f3Smrg      COUNTABLE(PERF_CP_VSD_DECODE_STARVE, UINT64, AVERAGE),
807ec681f3Smrg      COUNTABLE(PERF_CP_SQE_PIPE_OUT_STALL, UINT64, AVERAGE),
817ec681f3Smrg      COUNTABLE(PERF_CP_SQE_SYNC_STALL, UINT64, AVERAGE),
827ec681f3Smrg      COUNTABLE(PERF_CP_SQE_PM4_WFI_STALL, UINT64, AVERAGE),
837ec681f3Smrg      COUNTABLE(PERF_CP_SQE_SYS_WFI_STALL, UINT64, AVERAGE),
847ec681f3Smrg      COUNTABLE(PERF_CP_SQE_T4_EXEC, UINT64, AVERAGE),
857ec681f3Smrg      COUNTABLE(PERF_CP_SQE_LOAD_STATE_EXEC, UINT64, AVERAGE),
867ec681f3Smrg      COUNTABLE(PERF_CP_SQE_SAVE_SDS_STATE, UINT64, AVERAGE),
877ec681f3Smrg      COUNTABLE(PERF_CP_SQE_DRAW_EXEC, UINT64, AVERAGE),
887ec681f3Smrg      COUNTABLE(PERF_CP_SQE_CTXT_REG_BUNCH_EXEC, UINT64, AVERAGE),
897ec681f3Smrg      COUNTABLE(PERF_CP_SQE_EXEC_PROFILED, UINT64, AVERAGE),
907ec681f3Smrg      COUNTABLE(PERF_CP_MEMORY_POOL_EMPTY, UINT64, AVERAGE),
917ec681f3Smrg      COUNTABLE(PERF_CP_MEMORY_POOL_SYNC_STALL, UINT64, AVERAGE),
927ec681f3Smrg      COUNTABLE(PERF_CP_MEMORY_POOL_ABOVE_THRESH, UINT64, AVERAGE),
937ec681f3Smrg      COUNTABLE(PERF_CP_AHB_WR_STALL_PRE_DRAWS, UINT64, AVERAGE),
947ec681f3Smrg      COUNTABLE(PERF_CP_AHB_STALL_SQE_GMU, UINT64, AVERAGE),
957ec681f3Smrg      COUNTABLE(PERF_CP_AHB_STALL_SQE_WR_OTHER, UINT64, AVERAGE),
967ec681f3Smrg      COUNTABLE(PERF_CP_AHB_STALL_SQE_RD_OTHER, UINT64, AVERAGE),
977ec681f3Smrg      COUNTABLE(PERF_CP_CLUSTER0_EMPTY, UINT64, AVERAGE),
987ec681f3Smrg      COUNTABLE(PERF_CP_CLUSTER1_EMPTY, UINT64, AVERAGE),
997ec681f3Smrg      COUNTABLE(PERF_CP_CLUSTER2_EMPTY, UINT64, AVERAGE),
1007ec681f3Smrg      COUNTABLE(PERF_CP_CLUSTER3_EMPTY, UINT64, AVERAGE),
1017ec681f3Smrg      COUNTABLE(PERF_CP_CLUSTER4_EMPTY, UINT64, AVERAGE),
1027ec681f3Smrg      COUNTABLE(PERF_CP_CLUSTER5_EMPTY, UINT64, AVERAGE),
1037ec681f3Smrg      COUNTABLE(PERF_CP_PM4_DATA, UINT64, AVERAGE),
1047ec681f3Smrg      COUNTABLE(PERF_CP_PM4_HEADERS, UINT64, AVERAGE),
1057ec681f3Smrg      COUNTABLE(PERF_CP_VBIF_READ_BEATS, UINT64, AVERAGE),
1067ec681f3Smrg      COUNTABLE(PERF_CP_VBIF_WRITE_BEATS, UINT64, AVERAGE),
1077ec681f3Smrg      COUNTABLE(PERF_CP_SQE_INSTR_COUNTER, UINT64, AVERAGE),
1087ec681f3Smrg};
1097ec681f3Smrg
1107ec681f3Smrgstatic const struct fd_perfcntr_counter ccu_counters[] = {
1117ec681f3Smrg      COUNTER(RB_PERFCTR_CCU_SEL(0), RBBM_PERFCTR_CCU(0), RBBM_PERFCTR_CCU(0)+1),
1127ec681f3Smrg      COUNTER(RB_PERFCTR_CCU_SEL(1), RBBM_PERFCTR_CCU(1), RBBM_PERFCTR_CCU(1)+1),
1137ec681f3Smrg      COUNTER(RB_PERFCTR_CCU_SEL(2), RBBM_PERFCTR_CCU(2), RBBM_PERFCTR_CCU(2)+1),
1147ec681f3Smrg      COUNTER(RB_PERFCTR_CCU_SEL(3), RBBM_PERFCTR_CCU(3), RBBM_PERFCTR_CCU(3)+1),
1157ec681f3Smrg      COUNTER(RB_PERFCTR_CCU_SEL(4), RBBM_PERFCTR_CCU(4), RBBM_PERFCTR_CCU(4)+1),
1167ec681f3Smrg};
1177ec681f3Smrg
1187ec681f3Smrgstatic const struct fd_perfcntr_countable ccu_countables[] = {
1197ec681f3Smrg      COUNTABLE(PERF_CCU_BUSY_CYCLES, UINT64, AVERAGE),
1207ec681f3Smrg      COUNTABLE(PERF_CCU_STALL_CYCLES_RB_DEPTH_RETURN, UINT64, AVERAGE),
1217ec681f3Smrg      COUNTABLE(PERF_CCU_STALL_CYCLES_RB_COLOR_RETURN, UINT64, AVERAGE),
1227ec681f3Smrg      COUNTABLE(PERF_CCU_STARVE_CYCLES_FLAG_RETURN, UINT64, AVERAGE),
1237ec681f3Smrg      COUNTABLE(PERF_CCU_DEPTH_BLOCKS, UINT64, AVERAGE),
1247ec681f3Smrg      COUNTABLE(PERF_CCU_COLOR_BLOCKS, UINT64, AVERAGE),
1257ec681f3Smrg      COUNTABLE(PERF_CCU_DEPTH_BLOCK_HIT, UINT64, AVERAGE),
1267ec681f3Smrg      COUNTABLE(PERF_CCU_COLOR_BLOCK_HIT, UINT64, AVERAGE),
1277ec681f3Smrg      COUNTABLE(PERF_CCU_PARTIAL_BLOCK_READ, UINT64, AVERAGE),
1287ec681f3Smrg      COUNTABLE(PERF_CCU_GMEM_READ, UINT64, AVERAGE),
1297ec681f3Smrg      COUNTABLE(PERF_CCU_GMEM_WRITE, UINT64, AVERAGE),
1307ec681f3Smrg      COUNTABLE(PERF_CCU_DEPTH_READ_FLAG0_COUNT, UINT64, AVERAGE),
1317ec681f3Smrg      COUNTABLE(PERF_CCU_DEPTH_READ_FLAG1_COUNT, UINT64, AVERAGE),
1327ec681f3Smrg      COUNTABLE(PERF_CCU_DEPTH_READ_FLAG2_COUNT, UINT64, AVERAGE),
1337ec681f3Smrg      COUNTABLE(PERF_CCU_DEPTH_READ_FLAG3_COUNT, UINT64, AVERAGE),
1347ec681f3Smrg      COUNTABLE(PERF_CCU_DEPTH_READ_FLAG4_COUNT, UINT64, AVERAGE),
1357ec681f3Smrg      COUNTABLE(PERF_CCU_DEPTH_READ_FLAG5_COUNT, UINT64, AVERAGE),
1367ec681f3Smrg      COUNTABLE(PERF_CCU_DEPTH_READ_FLAG6_COUNT, UINT64, AVERAGE),
1377ec681f3Smrg      COUNTABLE(PERF_CCU_DEPTH_READ_FLAG8_COUNT, UINT64, AVERAGE),
1387ec681f3Smrg      COUNTABLE(PERF_CCU_COLOR_READ_FLAG0_COUNT, UINT64, AVERAGE),
1397ec681f3Smrg      COUNTABLE(PERF_CCU_COLOR_READ_FLAG1_COUNT, UINT64, AVERAGE),
1407ec681f3Smrg      COUNTABLE(PERF_CCU_COLOR_READ_FLAG2_COUNT, UINT64, AVERAGE),
1417ec681f3Smrg      COUNTABLE(PERF_CCU_COLOR_READ_FLAG3_COUNT, UINT64, AVERAGE),
1427ec681f3Smrg      COUNTABLE(PERF_CCU_COLOR_READ_FLAG4_COUNT, UINT64, AVERAGE),
1437ec681f3Smrg      COUNTABLE(PERF_CCU_COLOR_READ_FLAG5_COUNT, UINT64, AVERAGE),
1447ec681f3Smrg      COUNTABLE(PERF_CCU_COLOR_READ_FLAG6_COUNT, UINT64, AVERAGE),
1457ec681f3Smrg      COUNTABLE(PERF_CCU_COLOR_READ_FLAG8_COUNT, UINT64, AVERAGE),
1467ec681f3Smrg      COUNTABLE(PERF_CCU_2D_RD_REQ, UINT64, AVERAGE),
1477ec681f3Smrg      COUNTABLE(PERF_CCU_2D_WR_REQ, UINT64, AVERAGE),
1487ec681f3Smrg};
1497ec681f3Smrg
1507ec681f3Smrgstatic const struct fd_perfcntr_counter tse_counters[] = {
1517ec681f3Smrg      COUNTER(GRAS_PERFCTR_TSE_SEL(0), RBBM_PERFCTR_TSE(0), RBBM_PERFCTR_TSE(0)+1),
1527ec681f3Smrg      COUNTER(GRAS_PERFCTR_TSE_SEL(1), RBBM_PERFCTR_TSE(1), RBBM_PERFCTR_TSE(1)+1),
1537ec681f3Smrg      COUNTER(GRAS_PERFCTR_TSE_SEL(2), RBBM_PERFCTR_TSE(2), RBBM_PERFCTR_TSE(2)+1),
1547ec681f3Smrg      COUNTER(GRAS_PERFCTR_TSE_SEL(3), RBBM_PERFCTR_TSE(3), RBBM_PERFCTR_TSE(3)+1),
1557ec681f3Smrg};
1567ec681f3Smrg
1577ec681f3Smrgstatic const struct fd_perfcntr_countable tse_countables[] = {
1587ec681f3Smrg      COUNTABLE(PERF_TSE_BUSY_CYCLES, UINT64, AVERAGE),
1597ec681f3Smrg      COUNTABLE(PERF_TSE_CLIPPING_CYCLES, UINT64, AVERAGE),
1607ec681f3Smrg      COUNTABLE(PERF_TSE_STALL_CYCLES_RAS, UINT64, AVERAGE),
1617ec681f3Smrg      COUNTABLE(PERF_TSE_STALL_CYCLES_LRZ_BARYPLANE, UINT64, AVERAGE),
1627ec681f3Smrg      COUNTABLE(PERF_TSE_STALL_CYCLES_LRZ_ZPLANE, UINT64, AVERAGE),
1637ec681f3Smrg      COUNTABLE(PERF_TSE_STARVE_CYCLES_PC, UINT64, AVERAGE),
1647ec681f3Smrg      COUNTABLE(PERF_TSE_INPUT_PRIM, UINT64, AVERAGE),
1657ec681f3Smrg      COUNTABLE(PERF_TSE_INPUT_NULL_PRIM, UINT64, AVERAGE),
1667ec681f3Smrg      COUNTABLE(PERF_TSE_TRIVAL_REJ_PRIM, UINT64, AVERAGE),
1677ec681f3Smrg      COUNTABLE(PERF_TSE_CLIPPED_PRIM, UINT64, AVERAGE),
1687ec681f3Smrg      COUNTABLE(PERF_TSE_ZERO_AREA_PRIM, UINT64, AVERAGE),
1697ec681f3Smrg      COUNTABLE(PERF_TSE_FACENESS_CULLED_PRIM, UINT64, AVERAGE),
1707ec681f3Smrg      COUNTABLE(PERF_TSE_ZERO_PIXEL_PRIM, UINT64, AVERAGE),
1717ec681f3Smrg      COUNTABLE(PERF_TSE_OUTPUT_NULL_PRIM, UINT64, AVERAGE),
1727ec681f3Smrg      COUNTABLE(PERF_TSE_OUTPUT_VISIBLE_PRIM, UINT64, AVERAGE),
1737ec681f3Smrg      COUNTABLE(PERF_TSE_CINVOCATION, UINT64, AVERAGE),
1747ec681f3Smrg      COUNTABLE(PERF_TSE_CPRIMITIVES, UINT64, AVERAGE),
1757ec681f3Smrg      COUNTABLE(PERF_TSE_2D_INPUT_PRIM, UINT64, AVERAGE),
1767ec681f3Smrg      COUNTABLE(PERF_TSE_2D_ALIVE_CYCLES, UINT64, AVERAGE),
1777ec681f3Smrg      COUNTABLE(PERF_TSE_CLIP_PLANES, UINT64, AVERAGE),
1787ec681f3Smrg};
1797ec681f3Smrg
1807ec681f3Smrgstatic const struct fd_perfcntr_counter ras_counters[] = {
1817ec681f3Smrg      COUNTER(GRAS_PERFCTR_RAS_SEL(0), RBBM_PERFCTR_RAS(0), RBBM_PERFCTR_RAS(0)+1),
1827ec681f3Smrg      COUNTER(GRAS_PERFCTR_RAS_SEL(1), RBBM_PERFCTR_RAS(1), RBBM_PERFCTR_RAS(1)+1),
1837ec681f3Smrg      COUNTER(GRAS_PERFCTR_RAS_SEL(2), RBBM_PERFCTR_RAS(2), RBBM_PERFCTR_RAS(2)+1),
1847ec681f3Smrg      COUNTER(GRAS_PERFCTR_RAS_SEL(3), RBBM_PERFCTR_RAS(3), RBBM_PERFCTR_RAS(3)+1),
1857ec681f3Smrg};
1867ec681f3Smrg
1877ec681f3Smrgstatic const struct fd_perfcntr_countable ras_countables[] = {
1887ec681f3Smrg      COUNTABLE(PERF_RAS_BUSY_CYCLES, UINT64, AVERAGE),
1897ec681f3Smrg      COUNTABLE(PERF_RAS_SUPERTILE_ACTIVE_CYCLES, UINT64, AVERAGE),
1907ec681f3Smrg      COUNTABLE(PERF_RAS_STALL_CYCLES_LRZ, UINT64, AVERAGE),
1917ec681f3Smrg      COUNTABLE(PERF_RAS_STARVE_CYCLES_TSE, UINT64, AVERAGE),
1927ec681f3Smrg      COUNTABLE(PERF_RAS_SUPER_TILES, UINT64, AVERAGE),
1937ec681f3Smrg      COUNTABLE(PERF_RAS_8X4_TILES, UINT64, AVERAGE),
1947ec681f3Smrg      COUNTABLE(PERF_RAS_MASKGEN_ACTIVE, UINT64, AVERAGE),
1957ec681f3Smrg      COUNTABLE(PERF_RAS_FULLY_COVERED_SUPER_TILES, UINT64, AVERAGE),
1967ec681f3Smrg      COUNTABLE(PERF_RAS_FULLY_COVERED_8X4_TILES, UINT64, AVERAGE),
1977ec681f3Smrg      COUNTABLE(PERF_RAS_PRIM_KILLED_INVISILBE, UINT64, AVERAGE),
1987ec681f3Smrg      COUNTABLE(PERF_RAS_SUPERTILE_GEN_ACTIVE_CYCLES, UINT64, AVERAGE),
1997ec681f3Smrg      COUNTABLE(PERF_RAS_LRZ_INTF_WORKING_CYCLES, UINT64, AVERAGE),
2007ec681f3Smrg      COUNTABLE(PERF_RAS_BLOCKS, UINT64, AVERAGE),
2017ec681f3Smrg};
2027ec681f3Smrg
2037ec681f3Smrgstatic const struct fd_perfcntr_counter lrz_counters[] = {
2047ec681f3Smrg      COUNTER(GRAS_PERFCTR_LRZ_SEL(0), RBBM_PERFCTR_LRZ(0), RBBM_PERFCTR_LRZ(0)+1),
2057ec681f3Smrg      COUNTER(GRAS_PERFCTR_LRZ_SEL(1), RBBM_PERFCTR_LRZ(1), RBBM_PERFCTR_LRZ(1)+1),
2067ec681f3Smrg      COUNTER(GRAS_PERFCTR_LRZ_SEL(2), RBBM_PERFCTR_LRZ(2), RBBM_PERFCTR_LRZ(2)+1),
2077ec681f3Smrg      COUNTER(GRAS_PERFCTR_LRZ_SEL(3), RBBM_PERFCTR_LRZ(3), RBBM_PERFCTR_LRZ(3)+1),
2087ec681f3Smrg};
2097ec681f3Smrg
2107ec681f3Smrgstatic const struct fd_perfcntr_countable lrz_countables[] = {
2117ec681f3Smrg      COUNTABLE(PERF_LRZ_BUSY_CYCLES, UINT64, AVERAGE),
2127ec681f3Smrg      COUNTABLE(PERF_LRZ_STARVE_CYCLES_RAS, UINT64, AVERAGE),
2137ec681f3Smrg      COUNTABLE(PERF_LRZ_STALL_CYCLES_RB, UINT64, AVERAGE),
2147ec681f3Smrg      COUNTABLE(PERF_LRZ_STALL_CYCLES_VSC, UINT64, AVERAGE),
2157ec681f3Smrg      COUNTABLE(PERF_LRZ_STALL_CYCLES_VPC, UINT64, AVERAGE),
2167ec681f3Smrg      COUNTABLE(PERF_LRZ_STALL_CYCLES_FLAG_PREFETCH, UINT64, AVERAGE),
2177ec681f3Smrg      COUNTABLE(PERF_LRZ_STALL_CYCLES_UCHE, UINT64, AVERAGE),
2187ec681f3Smrg      COUNTABLE(PERF_LRZ_LRZ_READ, UINT64, AVERAGE),
2197ec681f3Smrg      COUNTABLE(PERF_LRZ_LRZ_WRITE, UINT64, AVERAGE),
2207ec681f3Smrg      COUNTABLE(PERF_LRZ_READ_LATENCY, UINT64, AVERAGE),
2217ec681f3Smrg      COUNTABLE(PERF_LRZ_MERGE_CACHE_UPDATING, UINT64, AVERAGE),
2227ec681f3Smrg      COUNTABLE(PERF_LRZ_PRIM_KILLED_BY_MASKGEN, UINT64, AVERAGE),
2237ec681f3Smrg      COUNTABLE(PERF_LRZ_PRIM_KILLED_BY_LRZ, UINT64, AVERAGE),
2247ec681f3Smrg      COUNTABLE(PERF_LRZ_VISIBLE_PRIM_AFTER_LRZ, UINT64, AVERAGE),
2257ec681f3Smrg      COUNTABLE(PERF_LRZ_FULL_8X8_TILES, UINT64, AVERAGE),
2267ec681f3Smrg      COUNTABLE(PERF_LRZ_PARTIAL_8X8_TILES, UINT64, AVERAGE),
2277ec681f3Smrg      COUNTABLE(PERF_LRZ_TILE_KILLED, UINT64, AVERAGE),
2287ec681f3Smrg      COUNTABLE(PERF_LRZ_TOTAL_PIXEL, UINT64, AVERAGE),
2297ec681f3Smrg      COUNTABLE(PERF_LRZ_VISIBLE_PIXEL_AFTER_LRZ, UINT64, AVERAGE),
2307ec681f3Smrg      COUNTABLE(PERF_LRZ_FULLY_COVERED_TILES, UINT64, AVERAGE),
2317ec681f3Smrg      COUNTABLE(PERF_LRZ_PARTIAL_COVERED_TILES, UINT64, AVERAGE),
2327ec681f3Smrg      COUNTABLE(PERF_LRZ_FEEDBACK_ACCEPT, UINT64, AVERAGE),
2337ec681f3Smrg      COUNTABLE(PERF_LRZ_FEEDBACK_DISCARD, UINT64, AVERAGE),
2347ec681f3Smrg      COUNTABLE(PERF_LRZ_FEEDBACK_STALL, UINT64, AVERAGE),
2357ec681f3Smrg      COUNTABLE(PERF_LRZ_STALL_CYCLES_RB_ZPLANE, UINT64, AVERAGE),
2367ec681f3Smrg      COUNTABLE(PERF_LRZ_STALL_CYCLES_RB_BPLANE, UINT64, AVERAGE),
2377ec681f3Smrg      COUNTABLE(PERF_LRZ_STALL_CYCLES_VC, UINT64, AVERAGE),
2387ec681f3Smrg      COUNTABLE(PERF_LRZ_RAS_MASK_TRANS, UINT64, AVERAGE),
2397ec681f3Smrg};
2407ec681f3Smrg
2417ec681f3Smrgstatic const struct fd_perfcntr_counter hlsq_counters[] = {
2427ec681f3Smrg      COUNTER(HLSQ_PERFCTR_HLSQ_SEL(0), RBBM_PERFCTR_HLSQ(0), RBBM_PERFCTR_HLSQ(0)+1),
2437ec681f3Smrg      COUNTER(HLSQ_PERFCTR_HLSQ_SEL(1), RBBM_PERFCTR_HLSQ(1), RBBM_PERFCTR_HLSQ(1)+1),
2447ec681f3Smrg      COUNTER(HLSQ_PERFCTR_HLSQ_SEL(2), RBBM_PERFCTR_HLSQ(2), RBBM_PERFCTR_HLSQ(2)+1),
2457ec681f3Smrg      COUNTER(HLSQ_PERFCTR_HLSQ_SEL(3), RBBM_PERFCTR_HLSQ(3), RBBM_PERFCTR_HLSQ(3)+1),
2467ec681f3Smrg      COUNTER(HLSQ_PERFCTR_HLSQ_SEL(4), RBBM_PERFCTR_HLSQ(4), RBBM_PERFCTR_HLSQ(4)+1),
2477ec681f3Smrg      COUNTER(HLSQ_PERFCTR_HLSQ_SEL(5), RBBM_PERFCTR_HLSQ(5), RBBM_PERFCTR_HLSQ(5)+1),
2487ec681f3Smrg      // TODO did we loose some HLSQ counters or are they just missing from xml
2497ec681f3Smrg      //	COUNTER(HLSQ_PERFCTR_HLSQ_SEL(6), RBBM_PERFCTR_HLSQ(6), RBBM_PERFCTR_HLSQ(6)+1),
2507ec681f3Smrg      //	COUNTER(HLSQ_PERFCTR_HLSQ_SEL(7), RBBM_PERFCTR_HLSQ(7), RBBM_PERFCTR_HLSQ(7)+1),
2517ec681f3Smrg};
2527ec681f3Smrg
2537ec681f3Smrgstatic const struct fd_perfcntr_countable hlsq_countables[] = {
2547ec681f3Smrg      COUNTABLE(PERF_HLSQ_BUSY_CYCLES, UINT64, AVERAGE),
2557ec681f3Smrg      COUNTABLE(PERF_HLSQ_STALL_CYCLES_UCHE, UINT64, AVERAGE),
2567ec681f3Smrg      COUNTABLE(PERF_HLSQ_STALL_CYCLES_SP_STATE, UINT64, AVERAGE),
2577ec681f3Smrg      COUNTABLE(PERF_HLSQ_STALL_CYCLES_SP_FS_STAGE, UINT64, AVERAGE),
2587ec681f3Smrg      COUNTABLE(PERF_HLSQ_UCHE_LATENCY_CYCLES, UINT64, AVERAGE),
2597ec681f3Smrg      COUNTABLE(PERF_HLSQ_UCHE_LATENCY_COUNT, UINT64, AVERAGE),
2607ec681f3Smrg      COUNTABLE(PERF_HLSQ_FS_STAGE_1X_WAVES, UINT64, AVERAGE),
2617ec681f3Smrg      COUNTABLE(PERF_HLSQ_FS_STAGE_2X_WAVES, UINT64, AVERAGE),
2627ec681f3Smrg      COUNTABLE(PERF_HLSQ_QUADS, UINT64, AVERAGE),
2637ec681f3Smrg      COUNTABLE(PERF_HLSQ_CS_INVOCATIONS, UINT64, AVERAGE),
2647ec681f3Smrg      COUNTABLE(PERF_HLSQ_COMPUTE_DRAWCALLS, UINT64, AVERAGE),
2657ec681f3Smrg      COUNTABLE(PERF_HLSQ_FS_DATA_WAIT_PROGRAMMING, UINT64, AVERAGE),
2667ec681f3Smrg      COUNTABLE(PERF_HLSQ_DUAL_FS_PROG_ACTIVE, UINT64, AVERAGE),
2677ec681f3Smrg      COUNTABLE(PERF_HLSQ_DUAL_VS_PROG_ACTIVE, UINT64, AVERAGE),
2687ec681f3Smrg      COUNTABLE(PERF_HLSQ_FS_BATCH_COUNT_ZERO, UINT64, AVERAGE),
2697ec681f3Smrg      COUNTABLE(PERF_HLSQ_VS_BATCH_COUNT_ZERO, UINT64, AVERAGE),
2707ec681f3Smrg      COUNTABLE(PERF_HLSQ_WAVE_PENDING_NO_QUAD, UINT64, AVERAGE),
2717ec681f3Smrg      COUNTABLE(PERF_HLSQ_WAVE_PENDING_NO_PRIM_BASE, UINT64, AVERAGE),
2727ec681f3Smrg      COUNTABLE(PERF_HLSQ_STALL_CYCLES_VPC, UINT64, AVERAGE),
2737ec681f3Smrg      COUNTABLE(PERF_HLSQ_PIXELS, UINT64, AVERAGE),
2747ec681f3Smrg      COUNTABLE(PERF_HLSQ_DRAW_MODE_SWITCH_VSFS_SYNC, UINT64, AVERAGE),
2757ec681f3Smrg};
2767ec681f3Smrg
2777ec681f3Smrgstatic const struct fd_perfcntr_counter pc_counters[] = {
2787ec681f3Smrg      COUNTER(PC_PERFCTR_PC_SEL(0), RBBM_PERFCTR_PC(0), RBBM_PERFCTR_PC(0)+1),
2797ec681f3Smrg      COUNTER(PC_PERFCTR_PC_SEL(1), RBBM_PERFCTR_PC(1), RBBM_PERFCTR_PC(1)+1),
2807ec681f3Smrg      COUNTER(PC_PERFCTR_PC_SEL(2), RBBM_PERFCTR_PC(2), RBBM_PERFCTR_PC(2)+1),
2817ec681f3Smrg      COUNTER(PC_PERFCTR_PC_SEL(3), RBBM_PERFCTR_PC(3), RBBM_PERFCTR_PC(3)+1),
2827ec681f3Smrg      COUNTER(PC_PERFCTR_PC_SEL(4), RBBM_PERFCTR_PC(4), RBBM_PERFCTR_PC(4)+1),
2837ec681f3Smrg      COUNTER(PC_PERFCTR_PC_SEL(5), RBBM_PERFCTR_PC(5), RBBM_PERFCTR_PC(5)+1),
2847ec681f3Smrg      COUNTER(PC_PERFCTR_PC_SEL(6), RBBM_PERFCTR_PC(6), RBBM_PERFCTR_PC(6)+1),
2857ec681f3Smrg      COUNTER(PC_PERFCTR_PC_SEL(7), RBBM_PERFCTR_PC(7), RBBM_PERFCTR_PC(7)+1),
2867ec681f3Smrg};
2877ec681f3Smrg
2887ec681f3Smrgstatic const struct fd_perfcntr_countable pc_countables[] = {
2897ec681f3Smrg      COUNTABLE(PERF_PC_BUSY_CYCLES, UINT64, AVERAGE),
2907ec681f3Smrg      COUNTABLE(PERF_PC_WORKING_CYCLES, UINT64, AVERAGE),
2917ec681f3Smrg      COUNTABLE(PERF_PC_STALL_CYCLES_VFD, UINT64, AVERAGE),
2927ec681f3Smrg      COUNTABLE(PERF_PC_STALL_CYCLES_TSE, UINT64, AVERAGE),
2937ec681f3Smrg      COUNTABLE(PERF_PC_STALL_CYCLES_VPC, UINT64, AVERAGE),
2947ec681f3Smrg      COUNTABLE(PERF_PC_STALL_CYCLES_UCHE, UINT64, AVERAGE),
2957ec681f3Smrg      COUNTABLE(PERF_PC_STALL_CYCLES_TESS, UINT64, AVERAGE),
2967ec681f3Smrg      COUNTABLE(PERF_PC_STALL_CYCLES_TSE_ONLY, UINT64, AVERAGE),
2977ec681f3Smrg      COUNTABLE(PERF_PC_STALL_CYCLES_VPC_ONLY, UINT64, AVERAGE),
2987ec681f3Smrg      COUNTABLE(PERF_PC_PASS1_TF_STALL_CYCLES, UINT64, AVERAGE),
2997ec681f3Smrg      COUNTABLE(PERF_PC_STARVE_CYCLES_FOR_INDEX, UINT64, AVERAGE),
3007ec681f3Smrg      COUNTABLE(PERF_PC_STARVE_CYCLES_FOR_TESS_FACTOR, UINT64, AVERAGE),
3017ec681f3Smrg      COUNTABLE(PERF_PC_STARVE_CYCLES_FOR_VIZ_STREAM, UINT64, AVERAGE),
3027ec681f3Smrg      COUNTABLE(PERF_PC_STARVE_CYCLES_FOR_POSITION, UINT64, AVERAGE),
3037ec681f3Smrg      COUNTABLE(PERF_PC_STARVE_CYCLES_DI, UINT64, AVERAGE),
3047ec681f3Smrg      COUNTABLE(PERF_PC_VIS_STREAMS_LOADED, UINT64, AVERAGE),
3057ec681f3Smrg      COUNTABLE(PERF_PC_INSTANCES, UINT64, AVERAGE),
3067ec681f3Smrg      COUNTABLE(PERF_PC_VPC_PRIMITIVES, UINT64, AVERAGE),
3077ec681f3Smrg      COUNTABLE(PERF_PC_DEAD_PRIM, UINT64, AVERAGE),
3087ec681f3Smrg      COUNTABLE(PERF_PC_LIVE_PRIM, UINT64, AVERAGE),
3097ec681f3Smrg      COUNTABLE(PERF_PC_VERTEX_HITS, UINT64, AVERAGE),
3107ec681f3Smrg      COUNTABLE(PERF_PC_IA_VERTICES, UINT64, AVERAGE),
3117ec681f3Smrg      COUNTABLE(PERF_PC_IA_PRIMITIVES, UINT64, AVERAGE),
3127ec681f3Smrg      COUNTABLE(PERF_PC_GS_PRIMITIVES, UINT64, AVERAGE),
3137ec681f3Smrg      COUNTABLE(PERF_PC_HS_INVOCATIONS, UINT64, AVERAGE),
3147ec681f3Smrg      COUNTABLE(PERF_PC_DS_INVOCATIONS, UINT64, AVERAGE),
3157ec681f3Smrg      COUNTABLE(PERF_PC_VS_INVOCATIONS, UINT64, AVERAGE),
3167ec681f3Smrg      COUNTABLE(PERF_PC_GS_INVOCATIONS, UINT64, AVERAGE),
3177ec681f3Smrg      COUNTABLE(PERF_PC_DS_PRIMITIVES, UINT64, AVERAGE),
3187ec681f3Smrg      COUNTABLE(PERF_PC_VPC_POS_DATA_TRANSACTION, UINT64, AVERAGE),
3197ec681f3Smrg      COUNTABLE(PERF_PC_3D_DRAWCALLS, UINT64, AVERAGE),
3207ec681f3Smrg      COUNTABLE(PERF_PC_2D_DRAWCALLS, UINT64, AVERAGE),
3217ec681f3Smrg      COUNTABLE(PERF_PC_NON_DRAWCALL_GLOBAL_EVENTS, UINT64, AVERAGE),
3227ec681f3Smrg      COUNTABLE(PERF_TESS_BUSY_CYCLES, UINT64, AVERAGE),
3237ec681f3Smrg      COUNTABLE(PERF_TESS_WORKING_CYCLES, UINT64, AVERAGE),
3247ec681f3Smrg      COUNTABLE(PERF_TESS_STALL_CYCLES_PC, UINT64, AVERAGE),
3257ec681f3Smrg      COUNTABLE(PERF_TESS_STARVE_CYCLES_PC, UINT64, AVERAGE),
3267ec681f3Smrg      COUNTABLE(PERF_PC_TSE_TRANSACTION, UINT64, AVERAGE),
3277ec681f3Smrg      COUNTABLE(PERF_PC_TSE_VERTEX, UINT64, AVERAGE),
3287ec681f3Smrg      COUNTABLE(PERF_PC_TESS_PC_UV_TRANS, UINT64, AVERAGE),
3297ec681f3Smrg      COUNTABLE(PERF_PC_TESS_PC_UV_PATCHES, UINT64, AVERAGE),
3307ec681f3Smrg      COUNTABLE(PERF_PC_TESS_FACTOR_TRANS, UINT64, AVERAGE),
3317ec681f3Smrg};
3327ec681f3Smrg
3337ec681f3Smrgstatic const struct fd_perfcntr_counter rb_counters[] = {
3347ec681f3Smrg      COUNTER(RB_PERFCTR_RB_SEL(0), RBBM_PERFCTR_RB(0), RBBM_PERFCTR_RB(0)+1),
3357ec681f3Smrg      COUNTER(RB_PERFCTR_RB_SEL(1), RBBM_PERFCTR_RB(1), RBBM_PERFCTR_RB(1)+1),
3367ec681f3Smrg      COUNTER(RB_PERFCTR_RB_SEL(2), RBBM_PERFCTR_RB(2), RBBM_PERFCTR_RB(2)+1),
3377ec681f3Smrg      COUNTER(RB_PERFCTR_RB_SEL(3), RBBM_PERFCTR_RB(3), RBBM_PERFCTR_RB(3)+1),
3387ec681f3Smrg      COUNTER(RB_PERFCTR_RB_SEL(4), RBBM_PERFCTR_RB(4), RBBM_PERFCTR_RB(4)+1),
3397ec681f3Smrg      COUNTER(RB_PERFCTR_RB_SEL(5), RBBM_PERFCTR_RB(5), RBBM_PERFCTR_RB(5)+1),
3407ec681f3Smrg      COUNTER(RB_PERFCTR_RB_SEL(6), RBBM_PERFCTR_RB(6), RBBM_PERFCTR_RB(6)+1),
3417ec681f3Smrg      COUNTER(RB_PERFCTR_RB_SEL(7), RBBM_PERFCTR_RB(7), RBBM_PERFCTR_RB(7)+1),
3427ec681f3Smrg};
3437ec681f3Smrg
3447ec681f3Smrgstatic const struct fd_perfcntr_countable rb_countables[] = {
3457ec681f3Smrg      COUNTABLE(PERF_RB_BUSY_CYCLES, UINT64, AVERAGE),
3467ec681f3Smrg      COUNTABLE(PERF_RB_STALL_CYCLES_HLSQ, UINT64, AVERAGE),
3477ec681f3Smrg      COUNTABLE(PERF_RB_STALL_CYCLES_FIFO0_FULL, UINT64, AVERAGE),
3487ec681f3Smrg      COUNTABLE(PERF_RB_STALL_CYCLES_FIFO1_FULL, UINT64, AVERAGE),
3497ec681f3Smrg      COUNTABLE(PERF_RB_STALL_CYCLES_FIFO2_FULL, UINT64, AVERAGE),
3507ec681f3Smrg      COUNTABLE(PERF_RB_STARVE_CYCLES_SP, UINT64, AVERAGE),
3517ec681f3Smrg      COUNTABLE(PERF_RB_STARVE_CYCLES_LRZ_TILE, UINT64, AVERAGE),
3527ec681f3Smrg      COUNTABLE(PERF_RB_STARVE_CYCLES_CCU, UINT64, AVERAGE),
3537ec681f3Smrg      COUNTABLE(PERF_RB_STARVE_CYCLES_Z_PLANE, UINT64, AVERAGE),
3547ec681f3Smrg      COUNTABLE(PERF_RB_STARVE_CYCLES_BARY_PLANE, UINT64, AVERAGE),
3557ec681f3Smrg      COUNTABLE(PERF_RB_Z_WORKLOAD, UINT64, AVERAGE),
3567ec681f3Smrg      COUNTABLE(PERF_RB_HLSQ_ACTIVE, UINT64, AVERAGE),
3577ec681f3Smrg      COUNTABLE(PERF_RB_Z_READ, UINT64, AVERAGE),
3587ec681f3Smrg      COUNTABLE(PERF_RB_Z_WRITE, UINT64, AVERAGE),
3597ec681f3Smrg      COUNTABLE(PERF_RB_C_READ, UINT64, AVERAGE),
3607ec681f3Smrg      COUNTABLE(PERF_RB_C_WRITE, UINT64, AVERAGE),
3617ec681f3Smrg      COUNTABLE(PERF_RB_TOTAL_PASS, UINT64, AVERAGE),
3627ec681f3Smrg      COUNTABLE(PERF_RB_Z_PASS, UINT64, AVERAGE),
3637ec681f3Smrg      COUNTABLE(PERF_RB_Z_FAIL, UINT64, AVERAGE),
3647ec681f3Smrg      COUNTABLE(PERF_RB_S_FAIL, UINT64, AVERAGE),
3657ec681f3Smrg      COUNTABLE(PERF_RB_BLENDED_FXP_COMPONENTS, UINT64, AVERAGE),
3667ec681f3Smrg      COUNTABLE(PERF_RB_BLENDED_FP16_COMPONENTS, UINT64, AVERAGE),
3677ec681f3Smrg      COUNTABLE(PERF_RB_PS_INVOCATIONS, UINT64, AVERAGE),
3687ec681f3Smrg      COUNTABLE(PERF_RB_2D_ALIVE_CYCLES, UINT64, AVERAGE),
3697ec681f3Smrg      COUNTABLE(PERF_RB_2D_STALL_CYCLES_A2D, UINT64, AVERAGE),
3707ec681f3Smrg      COUNTABLE(PERF_RB_2D_STARVE_CYCLES_SRC, UINT64, AVERAGE),
3717ec681f3Smrg      COUNTABLE(PERF_RB_2D_STARVE_CYCLES_SP, UINT64, AVERAGE),
3727ec681f3Smrg      COUNTABLE(PERF_RB_2D_STARVE_CYCLES_DST, UINT64, AVERAGE),
3737ec681f3Smrg      COUNTABLE(PERF_RB_2D_VALID_PIXELS, UINT64, AVERAGE),
3747ec681f3Smrg      COUNTABLE(PERF_RB_3D_PIXELS, UINT64, AVERAGE),
3757ec681f3Smrg      COUNTABLE(PERF_RB_BLENDER_WORKING_CYCLES, UINT64, AVERAGE),
3767ec681f3Smrg      COUNTABLE(PERF_RB_ZPROC_WORKING_CYCLES, UINT64, AVERAGE),
3777ec681f3Smrg      COUNTABLE(PERF_RB_CPROC_WORKING_CYCLES, UINT64, AVERAGE),
3787ec681f3Smrg      COUNTABLE(PERF_RB_SAMPLER_WORKING_CYCLES, UINT64, AVERAGE),
3797ec681f3Smrg      COUNTABLE(PERF_RB_STALL_CYCLES_CCU_COLOR_READ, UINT64, AVERAGE),
3807ec681f3Smrg      COUNTABLE(PERF_RB_STALL_CYCLES_CCU_COLOR_WRITE, UINT64, AVERAGE),
3817ec681f3Smrg      COUNTABLE(PERF_RB_STALL_CYCLES_CCU_DEPTH_READ, UINT64, AVERAGE),
3827ec681f3Smrg      COUNTABLE(PERF_RB_STALL_CYCLES_CCU_DEPTH_WRITE, UINT64, AVERAGE),
3837ec681f3Smrg      COUNTABLE(PERF_RB_STALL_CYCLES_VPC, UINT64, AVERAGE),
3847ec681f3Smrg      COUNTABLE(PERF_RB_2D_INPUT_TRANS, UINT64, AVERAGE),
3857ec681f3Smrg      COUNTABLE(PERF_RB_2D_OUTPUT_RB_DST_TRANS, UINT64, AVERAGE),
3867ec681f3Smrg      COUNTABLE(PERF_RB_2D_OUTPUT_RB_SRC_TRANS, UINT64, AVERAGE),
3877ec681f3Smrg      COUNTABLE(PERF_RB_BLENDED_FP32_COMPONENTS, UINT64, AVERAGE),
3887ec681f3Smrg      COUNTABLE(PERF_RB_COLOR_PIX_TILES, UINT64, AVERAGE),
3897ec681f3Smrg      COUNTABLE(PERF_RB_STALL_CYCLES_CCU, UINT64, AVERAGE),
3907ec681f3Smrg      COUNTABLE(PERF_RB_EARLY_Z_ARB3_GRANT, UINT64, AVERAGE),
3917ec681f3Smrg      COUNTABLE(PERF_RB_LATE_Z_ARB3_GRANT, UINT64, AVERAGE),
3927ec681f3Smrg      COUNTABLE(PERF_RB_EARLY_Z_SKIP_GRANT, UINT64, AVERAGE),
3937ec681f3Smrg};
3947ec681f3Smrg
3957ec681f3SmrgUNUSED static const struct fd_perfcntr_counter rbbm_counters[] = {
3967ec681f3Smrg      //RESERVED: for kernel
3977ec681f3Smrg      //	COUNTER(RBBM_PERFCTR_RBBM_SEL(0), RBBM_PERFCTR_RBBM(0), RBBM_PERFCTR_RBBM(0)+1),
3987ec681f3Smrg      COUNTER(RBBM_PERFCTR_RBBM_SEL(1), RBBM_PERFCTR_RBBM(1), RBBM_PERFCTR_RBBM(1)+1),
3997ec681f3Smrg      COUNTER(RBBM_PERFCTR_RBBM_SEL(2), RBBM_PERFCTR_RBBM(2), RBBM_PERFCTR_RBBM(2)+1),
4007ec681f3Smrg      COUNTER(RBBM_PERFCTR_RBBM_SEL(3), RBBM_PERFCTR_RBBM(3), RBBM_PERFCTR_RBBM(3)+1),
4017ec681f3Smrg};
4027ec681f3Smrg
4037ec681f3SmrgUNUSED static const struct fd_perfcntr_countable rbbm_countables[] = {
4047ec681f3Smrg      COUNTABLE(PERF_RBBM_ALWAYS_COUNT, UINT64, AVERAGE),
4057ec681f3Smrg      COUNTABLE(PERF_RBBM_ALWAYS_ON, UINT64, AVERAGE),
4067ec681f3Smrg      COUNTABLE(PERF_RBBM_TSE_BUSY, UINT64, AVERAGE),
4077ec681f3Smrg      COUNTABLE(PERF_RBBM_RAS_BUSY, UINT64, AVERAGE),
4087ec681f3Smrg      COUNTABLE(PERF_RBBM_PC_DCALL_BUSY, UINT64, AVERAGE),
4097ec681f3Smrg      COUNTABLE(PERF_RBBM_PC_VSD_BUSY, UINT64, AVERAGE),
4107ec681f3Smrg      COUNTABLE(PERF_RBBM_STATUS_MASKED, UINT64, AVERAGE),
4117ec681f3Smrg      COUNTABLE(PERF_RBBM_COM_BUSY, UINT64, AVERAGE),
4127ec681f3Smrg      COUNTABLE(PERF_RBBM_DCOM_BUSY, UINT64, AVERAGE),
4137ec681f3Smrg      COUNTABLE(PERF_RBBM_VBIF_BUSY, UINT64, AVERAGE),
4147ec681f3Smrg      COUNTABLE(PERF_RBBM_VSC_BUSY, UINT64, AVERAGE),
4157ec681f3Smrg      COUNTABLE(PERF_RBBM_TESS_BUSY, UINT64, AVERAGE),
4167ec681f3Smrg      COUNTABLE(PERF_RBBM_UCHE_BUSY, UINT64, AVERAGE),
4177ec681f3Smrg      COUNTABLE(PERF_RBBM_HLSQ_BUSY, UINT64, AVERAGE),
4187ec681f3Smrg};
4197ec681f3Smrg
4207ec681f3Smrgstatic const struct fd_perfcntr_counter sp_counters[] = {
4217ec681f3Smrg      //RESERVED: for kernel
4227ec681f3Smrg      //	COUNTER(SP_PERFCTR_SP_SEL(0),  RBBM_PERFCTR_SP(0),  RBBM_PERFCTR_SP(0)+1),
4237ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(1),  RBBM_PERFCTR_SP(1),  RBBM_PERFCTR_SP(1)+1),
4247ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(2),  RBBM_PERFCTR_SP(2),  RBBM_PERFCTR_SP(2)+1),
4257ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(3),  RBBM_PERFCTR_SP(3),  RBBM_PERFCTR_SP(3)+1),
4267ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(4),  RBBM_PERFCTR_SP(4),  RBBM_PERFCTR_SP(4)+1),
4277ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(5),  RBBM_PERFCTR_SP(5),  RBBM_PERFCTR_SP(5)+1),
4287ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(6),  RBBM_PERFCTR_SP(6),  RBBM_PERFCTR_SP(6)+1),
4297ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(7),  RBBM_PERFCTR_SP(7),  RBBM_PERFCTR_SP(7)+1),
4307ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(8),  RBBM_PERFCTR_SP(8),  RBBM_PERFCTR_SP(8)+1),
4317ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(9),  RBBM_PERFCTR_SP(9),  RBBM_PERFCTR_SP(9)+1),
4327ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(10), RBBM_PERFCTR_SP(10), RBBM_PERFCTR_SP(10)+1),
4337ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(11), RBBM_PERFCTR_SP(11), RBBM_PERFCTR_SP(11)+1),
4347ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(12), RBBM_PERFCTR_SP(12), RBBM_PERFCTR_SP(12)+1),
4357ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(13), RBBM_PERFCTR_SP(13), RBBM_PERFCTR_SP(13)+1),
4367ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(14), RBBM_PERFCTR_SP(14), RBBM_PERFCTR_SP(14)+1),
4377ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(15), RBBM_PERFCTR_SP(15), RBBM_PERFCTR_SP(15)+1),
4387ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(16), RBBM_PERFCTR_SP(16), RBBM_PERFCTR_SP(16)+1),
4397ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(17), RBBM_PERFCTR_SP(17), RBBM_PERFCTR_SP(17)+1),
4407ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(18), RBBM_PERFCTR_SP(18), RBBM_PERFCTR_SP(18)+1),
4417ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(19), RBBM_PERFCTR_SP(19), RBBM_PERFCTR_SP(19)+1),
4427ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(20), RBBM_PERFCTR_SP(20), RBBM_PERFCTR_SP(20)+1),
4437ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(21), RBBM_PERFCTR_SP(21), RBBM_PERFCTR_SP(21)+1),
4447ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(22), RBBM_PERFCTR_SP(22), RBBM_PERFCTR_SP(22)+1),
4457ec681f3Smrg      COUNTER(SP_PERFCTR_SP_SEL(23), RBBM_PERFCTR_SP(23), RBBM_PERFCTR_SP(23)+1),
4467ec681f3Smrg};
4477ec681f3Smrg
4487ec681f3Smrgstatic const struct fd_perfcntr_countable sp_countables[] = {
4497ec681f3Smrg      COUNTABLE(PERF_SP_BUSY_CYCLES, UINT64, AVERAGE),
4507ec681f3Smrg      COUNTABLE(PERF_SP_ALU_WORKING_CYCLES, UINT64, AVERAGE),
4517ec681f3Smrg      COUNTABLE(PERF_SP_EFU_WORKING_CYCLES, UINT64, AVERAGE),
4527ec681f3Smrg      COUNTABLE(PERF_SP_STALL_CYCLES_VPC, UINT64, AVERAGE),
4537ec681f3Smrg      COUNTABLE(PERF_SP_STALL_CYCLES_TP, UINT64, AVERAGE),
4547ec681f3Smrg      COUNTABLE(PERF_SP_STALL_CYCLES_UCHE, UINT64, AVERAGE),
4557ec681f3Smrg      COUNTABLE(PERF_SP_STALL_CYCLES_RB, UINT64, AVERAGE),
4567ec681f3Smrg      COUNTABLE(PERF_SP_NON_EXECUTION_CYCLES, UINT64, AVERAGE),
4577ec681f3Smrg      COUNTABLE(PERF_SP_WAVE_CONTEXTS, UINT64, AVERAGE),
4587ec681f3Smrg      COUNTABLE(PERF_SP_WAVE_CONTEXT_CYCLES, UINT64, AVERAGE),
4597ec681f3Smrg      COUNTABLE(PERF_SP_FS_STAGE_WAVE_CYCLES, UINT64, AVERAGE),
4607ec681f3Smrg      COUNTABLE(PERF_SP_FS_STAGE_WAVE_SAMPLES, UINT64, AVERAGE),
4617ec681f3Smrg      COUNTABLE(PERF_SP_VS_STAGE_WAVE_CYCLES, UINT64, AVERAGE),
4627ec681f3Smrg      COUNTABLE(PERF_SP_VS_STAGE_WAVE_SAMPLES, UINT64, AVERAGE),
4637ec681f3Smrg      COUNTABLE(PERF_SP_FS_STAGE_DURATION_CYCLES, UINT64, AVERAGE),
4647ec681f3Smrg      COUNTABLE(PERF_SP_VS_STAGE_DURATION_CYCLES, UINT64, AVERAGE),
4657ec681f3Smrg      COUNTABLE(PERF_SP_WAVE_CTRL_CYCLES, UINT64, AVERAGE),
4667ec681f3Smrg      COUNTABLE(PERF_SP_WAVE_LOAD_CYCLES, UINT64, AVERAGE),
4677ec681f3Smrg      COUNTABLE(PERF_SP_WAVE_EMIT_CYCLES, UINT64, AVERAGE),
4687ec681f3Smrg      COUNTABLE(PERF_SP_WAVE_NOP_CYCLES, UINT64, AVERAGE),
4697ec681f3Smrg      COUNTABLE(PERF_SP_WAVE_WAIT_CYCLES, UINT64, AVERAGE),
4707ec681f3Smrg      COUNTABLE(PERF_SP_WAVE_FETCH_CYCLES, UINT64, AVERAGE),
4717ec681f3Smrg      COUNTABLE(PERF_SP_WAVE_IDLE_CYCLES, UINT64, AVERAGE),
4727ec681f3Smrg      COUNTABLE(PERF_SP_WAVE_END_CYCLES, UINT64, AVERAGE),
4737ec681f3Smrg      COUNTABLE(PERF_SP_WAVE_LONG_SYNC_CYCLES, UINT64, AVERAGE),
4747ec681f3Smrg      COUNTABLE(PERF_SP_WAVE_SHORT_SYNC_CYCLES, UINT64, AVERAGE),
4757ec681f3Smrg      COUNTABLE(PERF_SP_WAVE_JOIN_CYCLES, UINT64, AVERAGE),
4767ec681f3Smrg      COUNTABLE(PERF_SP_LM_LOAD_INSTRUCTIONS, UINT64, AVERAGE),
4777ec681f3Smrg      COUNTABLE(PERF_SP_LM_STORE_INSTRUCTIONS, UINT64, AVERAGE),
4787ec681f3Smrg      COUNTABLE(PERF_SP_LM_ATOMICS, UINT64, AVERAGE),
4797ec681f3Smrg      COUNTABLE(PERF_SP_GM_LOAD_INSTRUCTIONS, UINT64, AVERAGE),
4807ec681f3Smrg      COUNTABLE(PERF_SP_GM_STORE_INSTRUCTIONS, UINT64, AVERAGE),
4817ec681f3Smrg      COUNTABLE(PERF_SP_GM_ATOMICS, UINT64, AVERAGE),
4827ec681f3Smrg      COUNTABLE(PERF_SP_VS_STAGE_TEX_INSTRUCTIONS, UINT64, AVERAGE),
4837ec681f3Smrg      COUNTABLE(PERF_SP_VS_STAGE_EFU_INSTRUCTIONS, UINT64, AVERAGE),
4847ec681f3Smrg      COUNTABLE(PERF_SP_VS_STAGE_FULL_ALU_INSTRUCTIONS, UINT64, AVERAGE),
4857ec681f3Smrg      COUNTABLE(PERF_SP_VS_STAGE_HALF_ALU_INSTRUCTIONS, UINT64, AVERAGE),
4867ec681f3Smrg      COUNTABLE(PERF_SP_FS_STAGE_TEX_INSTRUCTIONS, UINT64, AVERAGE),
4877ec681f3Smrg      COUNTABLE(PERF_SP_FS_STAGE_CFLOW_INSTRUCTIONS, UINT64, AVERAGE),
4887ec681f3Smrg      COUNTABLE(PERF_SP_FS_STAGE_EFU_INSTRUCTIONS, UINT64, AVERAGE),
4897ec681f3Smrg      COUNTABLE(PERF_SP_FS_STAGE_FULL_ALU_INSTRUCTIONS, UINT64, AVERAGE),
4907ec681f3Smrg      COUNTABLE(PERF_SP_FS_STAGE_HALF_ALU_INSTRUCTIONS, UINT64, AVERAGE),
4917ec681f3Smrg      COUNTABLE(PERF_SP_FS_STAGE_BARY_INSTRUCTIONS, UINT64, AVERAGE),
4927ec681f3Smrg      COUNTABLE(PERF_SP_VS_INSTRUCTIONS, UINT64, AVERAGE),
4937ec681f3Smrg      COUNTABLE(PERF_SP_FS_INSTRUCTIONS, UINT64, AVERAGE),
4947ec681f3Smrg      COUNTABLE(PERF_SP_ADDR_LOCK_COUNT, UINT64, AVERAGE),
4957ec681f3Smrg      COUNTABLE(PERF_SP_UCHE_READ_TRANS, UINT64, AVERAGE),
4967ec681f3Smrg      COUNTABLE(PERF_SP_UCHE_WRITE_TRANS, UINT64, AVERAGE),
4977ec681f3Smrg      COUNTABLE(PERF_SP_EXPORT_VPC_TRANS, UINT64, AVERAGE),
4987ec681f3Smrg      COUNTABLE(PERF_SP_EXPORT_RB_TRANS, UINT64, AVERAGE),
4997ec681f3Smrg      COUNTABLE(PERF_SP_PIXELS_KILLED, UINT64, AVERAGE),
5007ec681f3Smrg      COUNTABLE(PERF_SP_ICL1_REQUESTS, UINT64, AVERAGE),
5017ec681f3Smrg      COUNTABLE(PERF_SP_ICL1_MISSES, UINT64, AVERAGE),
5027ec681f3Smrg      COUNTABLE(PERF_SP_HS_INSTRUCTIONS, UINT64, AVERAGE),
5037ec681f3Smrg      COUNTABLE(PERF_SP_DS_INSTRUCTIONS, UINT64, AVERAGE),
5047ec681f3Smrg      COUNTABLE(PERF_SP_GS_INSTRUCTIONS, UINT64, AVERAGE),
5057ec681f3Smrg      COUNTABLE(PERF_SP_CS_INSTRUCTIONS, UINT64, AVERAGE),
5067ec681f3Smrg      COUNTABLE(PERF_SP_GPR_READ, UINT64, AVERAGE),
5077ec681f3Smrg      COUNTABLE(PERF_SP_GPR_WRITE, UINT64, AVERAGE),
5087ec681f3Smrg      COUNTABLE(PERF_SP_FS_STAGE_HALF_EFU_INSTRUCTIONS, UINT64, AVERAGE),
5097ec681f3Smrg      COUNTABLE(PERF_SP_VS_STAGE_HALF_EFU_INSTRUCTIONS, UINT64, AVERAGE),
5107ec681f3Smrg      COUNTABLE(PERF_SP_LM_BANK_CONFLICTS, UINT64, AVERAGE),
5117ec681f3Smrg      COUNTABLE(PERF_SP_TEX_CONTROL_WORKING_CYCLES, UINT64, AVERAGE),
5127ec681f3Smrg      COUNTABLE(PERF_SP_LOAD_CONTROL_WORKING_CYCLES, UINT64, AVERAGE),
5137ec681f3Smrg      COUNTABLE(PERF_SP_FLOW_CONTROL_WORKING_CYCLES, UINT64, AVERAGE),
5147ec681f3Smrg      COUNTABLE(PERF_SP_LM_WORKING_CYCLES, UINT64, AVERAGE),
5157ec681f3Smrg      COUNTABLE(PERF_SP_DISPATCHER_WORKING_CYCLES, UINT64, AVERAGE),
5167ec681f3Smrg      COUNTABLE(PERF_SP_SEQUENCER_WORKING_CYCLES, UINT64, AVERAGE),
5177ec681f3Smrg      COUNTABLE(PERF_SP_LOW_EFFICIENCY_STARVED_BY_TP, UINT64, AVERAGE),
5187ec681f3Smrg      COUNTABLE(PERF_SP_STARVE_CYCLES_HLSQ, UINT64, AVERAGE),
5197ec681f3Smrg      COUNTABLE(PERF_SP_NON_EXECUTION_LS_CYCLES, UINT64, AVERAGE),
5207ec681f3Smrg      COUNTABLE(PERF_SP_WORKING_EU, UINT64, AVERAGE),
5217ec681f3Smrg      COUNTABLE(PERF_SP_ANY_EU_WORKING, UINT64, AVERAGE),
5227ec681f3Smrg      COUNTABLE(PERF_SP_WORKING_EU_FS_STAGE, UINT64, AVERAGE),
5237ec681f3Smrg      COUNTABLE(PERF_SP_ANY_EU_WORKING_FS_STAGE, UINT64, AVERAGE),
5247ec681f3Smrg      COUNTABLE(PERF_SP_WORKING_EU_VS_STAGE, UINT64, AVERAGE),
5257ec681f3Smrg      COUNTABLE(PERF_SP_ANY_EU_WORKING_VS_STAGE, UINT64, AVERAGE),
5267ec681f3Smrg      COUNTABLE(PERF_SP_WORKING_EU_CS_STAGE, UINT64, AVERAGE),
5277ec681f3Smrg      COUNTABLE(PERF_SP_ANY_EU_WORKING_CS_STAGE, UINT64, AVERAGE),
5287ec681f3Smrg      COUNTABLE(PERF_SP_GPR_READ_PREFETCH, UINT64, AVERAGE),
5297ec681f3Smrg      COUNTABLE(PERF_SP_GPR_READ_CONFLICT, UINT64, AVERAGE),
5307ec681f3Smrg      COUNTABLE(PERF_SP_GPR_WRITE_CONFLICT, UINT64, AVERAGE),
5317ec681f3Smrg      COUNTABLE(PERF_SP_GM_LOAD_LATENCY_CYCLES, UINT64, AVERAGE),
5327ec681f3Smrg      COUNTABLE(PERF_SP_GM_LOAD_LATENCY_SAMPLES, UINT64, AVERAGE),
5337ec681f3Smrg      COUNTABLE(PERF_SP_EXECUTABLE_WAVES, UINT64, AVERAGE),
5347ec681f3Smrg};
5357ec681f3Smrg
5367ec681f3Smrgstatic const struct fd_perfcntr_counter tp_counters[] = {
5377ec681f3Smrg      COUNTER(TPL1_PERFCTR_TP_SEL(0),  RBBM_PERFCTR_TP(0),  RBBM_PERFCTR_TP(0)+1),
5387ec681f3Smrg      COUNTER(TPL1_PERFCTR_TP_SEL(1),  RBBM_PERFCTR_TP(1),  RBBM_PERFCTR_TP(1)+1),
5397ec681f3Smrg      COUNTER(TPL1_PERFCTR_TP_SEL(2),  RBBM_PERFCTR_TP(2),  RBBM_PERFCTR_TP(2)+1),
5407ec681f3Smrg      COUNTER(TPL1_PERFCTR_TP_SEL(3),  RBBM_PERFCTR_TP(3),  RBBM_PERFCTR_TP(3)+1),
5417ec681f3Smrg      COUNTER(TPL1_PERFCTR_TP_SEL(4),  RBBM_PERFCTR_TP(4),  RBBM_PERFCTR_TP(4)+1),
5427ec681f3Smrg      COUNTER(TPL1_PERFCTR_TP_SEL(5),  RBBM_PERFCTR_TP(5),  RBBM_PERFCTR_TP(5)+1),
5437ec681f3Smrg      COUNTER(TPL1_PERFCTR_TP_SEL(6),  RBBM_PERFCTR_TP(6),  RBBM_PERFCTR_TP(6)+1),
5447ec681f3Smrg      COUNTER(TPL1_PERFCTR_TP_SEL(7),  RBBM_PERFCTR_TP(7),  RBBM_PERFCTR_TP(7)+1),
5457ec681f3Smrg      COUNTER(TPL1_PERFCTR_TP_SEL(8),  RBBM_PERFCTR_TP(8),  RBBM_PERFCTR_TP(8)+1),
5467ec681f3Smrg      COUNTER(TPL1_PERFCTR_TP_SEL(9),  RBBM_PERFCTR_TP(9),  RBBM_PERFCTR_TP(9)+1),
5477ec681f3Smrg      COUNTER(TPL1_PERFCTR_TP_SEL(10), RBBM_PERFCTR_TP(10), RBBM_PERFCTR_TP(10)+1),
5487ec681f3Smrg      COUNTER(TPL1_PERFCTR_TP_SEL(11), RBBM_PERFCTR_TP(11), RBBM_PERFCTR_TP(11)+1),
5497ec681f3Smrg};
5507ec681f3Smrg
5517ec681f3Smrgstatic const struct fd_perfcntr_countable tp_countables[] = {
5527ec681f3Smrg      COUNTABLE(PERF_TP_BUSY_CYCLES, UINT64, AVERAGE),
5537ec681f3Smrg      COUNTABLE(PERF_TP_STALL_CYCLES_UCHE, UINT64, AVERAGE),
5547ec681f3Smrg      COUNTABLE(PERF_TP_LATENCY_CYCLES, UINT64, AVERAGE),
5557ec681f3Smrg      COUNTABLE(PERF_TP_LATENCY_TRANS, UINT64, AVERAGE),
5567ec681f3Smrg      COUNTABLE(PERF_TP_FLAG_CACHE_REQUEST_SAMPLES, UINT64, AVERAGE),
5577ec681f3Smrg      COUNTABLE(PERF_TP_FLAG_CACHE_REQUEST_LATENCY, UINT64, AVERAGE),
5587ec681f3Smrg      COUNTABLE(PERF_TP_L1_CACHELINE_REQUESTS, UINT64, AVERAGE),
5597ec681f3Smrg      COUNTABLE(PERF_TP_L1_CACHELINE_MISSES, UINT64, AVERAGE),
5607ec681f3Smrg      COUNTABLE(PERF_TP_SP_TP_TRANS, UINT64, AVERAGE),
5617ec681f3Smrg      COUNTABLE(PERF_TP_TP_SP_TRANS, UINT64, AVERAGE),
5627ec681f3Smrg      COUNTABLE(PERF_TP_OUTPUT_PIXELS, UINT64, AVERAGE),
5637ec681f3Smrg      COUNTABLE(PERF_TP_FILTER_WORKLOAD_16BIT, UINT64, AVERAGE),
5647ec681f3Smrg      COUNTABLE(PERF_TP_FILTER_WORKLOAD_32BIT, UINT64, AVERAGE),
5657ec681f3Smrg      COUNTABLE(PERF_TP_QUADS_RECEIVED, UINT64, AVERAGE),
5667ec681f3Smrg      COUNTABLE(PERF_TP_QUADS_OFFSET, UINT64, AVERAGE),
5677ec681f3Smrg      COUNTABLE(PERF_TP_QUADS_SHADOW, UINT64, AVERAGE),
5687ec681f3Smrg      COUNTABLE(PERF_TP_QUADS_ARRAY, UINT64, AVERAGE),
5697ec681f3Smrg      COUNTABLE(PERF_TP_QUADS_GRADIENT, UINT64, AVERAGE),
5707ec681f3Smrg      COUNTABLE(PERF_TP_QUADS_1D, UINT64, AVERAGE),
5717ec681f3Smrg      COUNTABLE(PERF_TP_QUADS_2D, UINT64, AVERAGE),
5727ec681f3Smrg      COUNTABLE(PERF_TP_QUADS_BUFFER, UINT64, AVERAGE),
5737ec681f3Smrg      COUNTABLE(PERF_TP_QUADS_3D, UINT64, AVERAGE),
5747ec681f3Smrg      COUNTABLE(PERF_TP_QUADS_CUBE, UINT64, AVERAGE),
5757ec681f3Smrg      COUNTABLE(PERF_TP_DIVERGENT_QUADS_RECEIVED, UINT64, AVERAGE),
5767ec681f3Smrg      COUNTABLE(PERF_TP_PRT_NON_RESIDENT_EVENTS, UINT64, AVERAGE),
5777ec681f3Smrg      COUNTABLE(PERF_TP_OUTPUT_PIXELS_POINT, UINT64, AVERAGE),
5787ec681f3Smrg      COUNTABLE(PERF_TP_OUTPUT_PIXELS_BILINEAR, UINT64, AVERAGE),
5797ec681f3Smrg      COUNTABLE(PERF_TP_OUTPUT_PIXELS_MIP, UINT64, AVERAGE),
5807ec681f3Smrg      COUNTABLE(PERF_TP_OUTPUT_PIXELS_ANISO, UINT64, AVERAGE),
5817ec681f3Smrg      COUNTABLE(PERF_TP_OUTPUT_PIXELS_ZERO_LOD, UINT64, AVERAGE),
5827ec681f3Smrg      COUNTABLE(PERF_TP_FLAG_CACHE_REQUESTS, UINT64, AVERAGE),
5837ec681f3Smrg      COUNTABLE(PERF_TP_FLAG_CACHE_MISSES, UINT64, AVERAGE),
5847ec681f3Smrg      COUNTABLE(PERF_TP_L1_5_L2_REQUESTS, UINT64, AVERAGE),
5857ec681f3Smrg      COUNTABLE(PERF_TP_2D_OUTPUT_PIXELS, UINT64, AVERAGE),
5867ec681f3Smrg      COUNTABLE(PERF_TP_2D_OUTPUT_PIXELS_POINT, UINT64, AVERAGE),
5877ec681f3Smrg      COUNTABLE(PERF_TP_2D_OUTPUT_PIXELS_BILINEAR, UINT64, AVERAGE),
5887ec681f3Smrg      COUNTABLE(PERF_TP_2D_FILTER_WORKLOAD_16BIT, UINT64, AVERAGE),
5897ec681f3Smrg      COUNTABLE(PERF_TP_2D_FILTER_WORKLOAD_32BIT, UINT64, AVERAGE),
5907ec681f3Smrg      COUNTABLE(PERF_TP_TPA2TPC_TRANS, UINT64, AVERAGE),
5917ec681f3Smrg      COUNTABLE(PERF_TP_L1_MISSES_ASTC_1TILE, UINT64, AVERAGE),
5927ec681f3Smrg      COUNTABLE(PERF_TP_L1_MISSES_ASTC_2TILE, UINT64, AVERAGE),
5937ec681f3Smrg      COUNTABLE(PERF_TP_L1_MISSES_ASTC_4TILE, UINT64, AVERAGE),
5947ec681f3Smrg      COUNTABLE(PERF_TP_L1_5_L2_COMPRESS_REQS, UINT64, AVERAGE),
5957ec681f3Smrg      COUNTABLE(PERF_TP_L1_5_L2_COMPRESS_MISS, UINT64, AVERAGE),
5967ec681f3Smrg      COUNTABLE(PERF_TP_L1_BANK_CONFLICT, UINT64, AVERAGE),
5977ec681f3Smrg      COUNTABLE(PERF_TP_L1_5_MISS_LATENCY_CYCLES, UINT64, AVERAGE),
5987ec681f3Smrg      COUNTABLE(PERF_TP_L1_5_MISS_LATENCY_TRANS, UINT64, AVERAGE),
5997ec681f3Smrg      COUNTABLE(PERF_TP_QUADS_CONSTANT_MULTIPLIED, UINT64, AVERAGE),
6007ec681f3Smrg      COUNTABLE(PERF_TP_FRONTEND_WORKING_CYCLES, UINT64, AVERAGE),
6017ec681f3Smrg      COUNTABLE(PERF_TP_L1_TAG_WORKING_CYCLES, UINT64, AVERAGE),
6027ec681f3Smrg      COUNTABLE(PERF_TP_L1_DATA_WRITE_WORKING_CYCLES, UINT64, AVERAGE),
6037ec681f3Smrg      COUNTABLE(PERF_TP_PRE_L1_DECOM_WORKING_CYCLES, UINT64, AVERAGE),
6047ec681f3Smrg      COUNTABLE(PERF_TP_BACKEND_WORKING_CYCLES, UINT64, AVERAGE),
6057ec681f3Smrg      COUNTABLE(PERF_TP_FLAG_CACHE_WORKING_CYCLES, UINT64, AVERAGE),
6067ec681f3Smrg      COUNTABLE(PERF_TP_L1_5_CACHE_WORKING_CYCLES, UINT64, AVERAGE),
6077ec681f3Smrg      COUNTABLE(PERF_TP_STARVE_CYCLES_SP, UINT64, AVERAGE),
6087ec681f3Smrg      COUNTABLE(PERF_TP_STARVE_CYCLES_UCHE, UINT64, AVERAGE),
6097ec681f3Smrg};
6107ec681f3Smrg
6117ec681f3Smrgstatic const struct fd_perfcntr_counter uche_counters[] = {
6127ec681f3Smrg      COUNTER(UCHE_PERFCTR_UCHE_SEL(0),  RBBM_PERFCTR_UCHE(0),  RBBM_PERFCTR_UCHE(0)+1),
6137ec681f3Smrg      COUNTER(UCHE_PERFCTR_UCHE_SEL(1),  RBBM_PERFCTR_UCHE(1),  RBBM_PERFCTR_UCHE(1)+1),
6147ec681f3Smrg      COUNTER(UCHE_PERFCTR_UCHE_SEL(2),  RBBM_PERFCTR_UCHE(2),  RBBM_PERFCTR_UCHE(2)+1),
6157ec681f3Smrg      COUNTER(UCHE_PERFCTR_UCHE_SEL(3),  RBBM_PERFCTR_UCHE(3),  RBBM_PERFCTR_UCHE(3)+1),
6167ec681f3Smrg      COUNTER(UCHE_PERFCTR_UCHE_SEL(4),  RBBM_PERFCTR_UCHE(4),  RBBM_PERFCTR_UCHE(4)+1),
6177ec681f3Smrg      COUNTER(UCHE_PERFCTR_UCHE_SEL(5),  RBBM_PERFCTR_UCHE(5),  RBBM_PERFCTR_UCHE(5)+1),
6187ec681f3Smrg      COUNTER(UCHE_PERFCTR_UCHE_SEL(6),  RBBM_PERFCTR_UCHE(6),  RBBM_PERFCTR_UCHE(6)+1),
6197ec681f3Smrg      COUNTER(UCHE_PERFCTR_UCHE_SEL(7),  RBBM_PERFCTR_UCHE(7),  RBBM_PERFCTR_UCHE(7)+1),
6207ec681f3Smrg      COUNTER(UCHE_PERFCTR_UCHE_SEL(8),  RBBM_PERFCTR_UCHE(8),  RBBM_PERFCTR_UCHE(8)+1),
6217ec681f3Smrg      COUNTER(UCHE_PERFCTR_UCHE_SEL(9),  RBBM_PERFCTR_UCHE(9),  RBBM_PERFCTR_UCHE(9)+1),
6227ec681f3Smrg      COUNTER(UCHE_PERFCTR_UCHE_SEL(10), RBBM_PERFCTR_UCHE(10), RBBM_PERFCTR_UCHE(10)+1),
6237ec681f3Smrg      COUNTER(UCHE_PERFCTR_UCHE_SEL(11), RBBM_PERFCTR_UCHE(11), RBBM_PERFCTR_UCHE(11)+1),
6247ec681f3Smrg};
6257ec681f3Smrg
6267ec681f3Smrgstatic const struct fd_perfcntr_countable uche_countables[] = {
6277ec681f3Smrg      COUNTABLE(PERF_UCHE_BUSY_CYCLES, UINT64, AVERAGE),
6287ec681f3Smrg      COUNTABLE(PERF_UCHE_STALL_CYCLES_ARBITER, UINT64, AVERAGE),
6297ec681f3Smrg      COUNTABLE(PERF_UCHE_VBIF_LATENCY_CYCLES, UINT64, AVERAGE),
6307ec681f3Smrg      COUNTABLE(PERF_UCHE_VBIF_LATENCY_SAMPLES, UINT64, AVERAGE),
6317ec681f3Smrg      COUNTABLE(PERF_UCHE_VBIF_READ_BEATS_TP, UINT64, AVERAGE),
6327ec681f3Smrg      COUNTABLE(PERF_UCHE_VBIF_READ_BEATS_VFD, UINT64, AVERAGE),
6337ec681f3Smrg      COUNTABLE(PERF_UCHE_VBIF_READ_BEATS_HLSQ, UINT64, AVERAGE),
6347ec681f3Smrg      COUNTABLE(PERF_UCHE_VBIF_READ_BEATS_LRZ, UINT64, AVERAGE),
6357ec681f3Smrg      COUNTABLE(PERF_UCHE_VBIF_READ_BEATS_SP, UINT64, AVERAGE),
6367ec681f3Smrg      COUNTABLE(PERF_UCHE_READ_REQUESTS_TP, UINT64, AVERAGE),
6377ec681f3Smrg      COUNTABLE(PERF_UCHE_READ_REQUESTS_VFD, UINT64, AVERAGE),
6387ec681f3Smrg      COUNTABLE(PERF_UCHE_READ_REQUESTS_HLSQ, UINT64, AVERAGE),
6397ec681f3Smrg      COUNTABLE(PERF_UCHE_READ_REQUESTS_LRZ, UINT64, AVERAGE),
6407ec681f3Smrg      COUNTABLE(PERF_UCHE_READ_REQUESTS_SP, UINT64, AVERAGE),
6417ec681f3Smrg      COUNTABLE(PERF_UCHE_WRITE_REQUESTS_LRZ, UINT64, AVERAGE),
6427ec681f3Smrg      COUNTABLE(PERF_UCHE_WRITE_REQUESTS_SP, UINT64, AVERAGE),
6437ec681f3Smrg      COUNTABLE(PERF_UCHE_WRITE_REQUESTS_VPC, UINT64, AVERAGE),
6447ec681f3Smrg      COUNTABLE(PERF_UCHE_WRITE_REQUESTS_VSC, UINT64, AVERAGE),
6457ec681f3Smrg      COUNTABLE(PERF_UCHE_EVICTS, UINT64, AVERAGE),
6467ec681f3Smrg      COUNTABLE(PERF_UCHE_BANK_REQ0, UINT64, AVERAGE),
6477ec681f3Smrg      COUNTABLE(PERF_UCHE_BANK_REQ1, UINT64, AVERAGE),
6487ec681f3Smrg      COUNTABLE(PERF_UCHE_BANK_REQ2, UINT64, AVERAGE),
6497ec681f3Smrg      COUNTABLE(PERF_UCHE_BANK_REQ3, UINT64, AVERAGE),
6507ec681f3Smrg      COUNTABLE(PERF_UCHE_BANK_REQ4, UINT64, AVERAGE),
6517ec681f3Smrg      COUNTABLE(PERF_UCHE_BANK_REQ5, UINT64, AVERAGE),
6527ec681f3Smrg      COUNTABLE(PERF_UCHE_BANK_REQ6, UINT64, AVERAGE),
6537ec681f3Smrg      COUNTABLE(PERF_UCHE_BANK_REQ7, UINT64, AVERAGE),
6547ec681f3Smrg      COUNTABLE(PERF_UCHE_VBIF_READ_BEATS_CH0, UINT64, AVERAGE),
6557ec681f3Smrg      COUNTABLE(PERF_UCHE_VBIF_READ_BEATS_CH1, UINT64, AVERAGE),
6567ec681f3Smrg      COUNTABLE(PERF_UCHE_GMEM_READ_BEATS, UINT64, AVERAGE),
6577ec681f3Smrg      COUNTABLE(PERF_UCHE_TPH_REF_FULL, UINT64, AVERAGE),
6587ec681f3Smrg      COUNTABLE(PERF_UCHE_TPH_VICTIM_FULL, UINT64, AVERAGE),
6597ec681f3Smrg      COUNTABLE(PERF_UCHE_TPH_EXT_FULL, UINT64, AVERAGE),
6607ec681f3Smrg      COUNTABLE(PERF_UCHE_VBIF_STALL_WRITE_DATA, UINT64, AVERAGE),
6617ec681f3Smrg      COUNTABLE(PERF_UCHE_DCMP_LATENCY_SAMPLES, UINT64, AVERAGE),
6627ec681f3Smrg      COUNTABLE(PERF_UCHE_DCMP_LATENCY_CYCLES, UINT64, AVERAGE),
6637ec681f3Smrg      COUNTABLE(PERF_UCHE_VBIF_READ_BEATS_PC, UINT64, AVERAGE),
6647ec681f3Smrg      COUNTABLE(PERF_UCHE_READ_REQUESTS_PC, UINT64, AVERAGE),
6657ec681f3Smrg      COUNTABLE(PERF_UCHE_RAM_READ_REQ, UINT64, AVERAGE),
6667ec681f3Smrg      COUNTABLE(PERF_UCHE_RAM_WRITE_REQ, UINT64, AVERAGE),
6677ec681f3Smrg};
6687ec681f3Smrg
6697ec681f3Smrgstatic const struct fd_perfcntr_counter vfd_counters[] = {
6707ec681f3Smrg      COUNTER(VFD_PERFCTR_VFD_SEL(0), RBBM_PERFCTR_VFD(0), RBBM_PERFCTR_VFD(0)+1),
6717ec681f3Smrg      COUNTER(VFD_PERFCTR_VFD_SEL(1), RBBM_PERFCTR_VFD(1), RBBM_PERFCTR_VFD(1)+1),
6727ec681f3Smrg      COUNTER(VFD_PERFCTR_VFD_SEL(2), RBBM_PERFCTR_VFD(2), RBBM_PERFCTR_VFD(2)+1),
6737ec681f3Smrg      COUNTER(VFD_PERFCTR_VFD_SEL(3), RBBM_PERFCTR_VFD(3), RBBM_PERFCTR_VFD(3)+1),
6747ec681f3Smrg      COUNTER(VFD_PERFCTR_VFD_SEL(4), RBBM_PERFCTR_VFD(4), RBBM_PERFCTR_VFD(4)+1),
6757ec681f3Smrg      COUNTER(VFD_PERFCTR_VFD_SEL(5), RBBM_PERFCTR_VFD(5), RBBM_PERFCTR_VFD(5)+1),
6767ec681f3Smrg      COUNTER(VFD_PERFCTR_VFD_SEL(6), RBBM_PERFCTR_VFD(6), RBBM_PERFCTR_VFD(6)+1),
6777ec681f3Smrg      COUNTER(VFD_PERFCTR_VFD_SEL(7), RBBM_PERFCTR_VFD(7), RBBM_PERFCTR_VFD(7)+1),
6787ec681f3Smrg};
6797ec681f3Smrg
6807ec681f3Smrgstatic const struct fd_perfcntr_countable vfd_countables[] = {
6817ec681f3Smrg      COUNTABLE(PERF_VFD_BUSY_CYCLES, UINT64, AVERAGE),
6827ec681f3Smrg      COUNTABLE(PERF_VFD_STALL_CYCLES_UCHE, UINT64, AVERAGE),
6837ec681f3Smrg      COUNTABLE(PERF_VFD_STALL_CYCLES_VPC_ALLOC, UINT64, AVERAGE),
6847ec681f3Smrg      COUNTABLE(PERF_VFD_STALL_CYCLES_SP_INFO, UINT64, AVERAGE),
6857ec681f3Smrg      COUNTABLE(PERF_VFD_STALL_CYCLES_SP_ATTR, UINT64, AVERAGE),
6867ec681f3Smrg      COUNTABLE(PERF_VFD_STARVE_CYCLES_UCHE, UINT64, AVERAGE),
6877ec681f3Smrg      COUNTABLE(PERF_VFD_RBUFFER_FULL, UINT64, AVERAGE),
6887ec681f3Smrg      COUNTABLE(PERF_VFD_ATTR_INFO_FIFO_FULL, UINT64, AVERAGE),
6897ec681f3Smrg      COUNTABLE(PERF_VFD_DECODED_ATTRIBUTE_BYTES, UINT64, AVERAGE),
6907ec681f3Smrg      COUNTABLE(PERF_VFD_NUM_ATTRIBUTES, UINT64, AVERAGE),
6917ec681f3Smrg      COUNTABLE(PERF_VFD_UPPER_SHADER_FIBERS, UINT64, AVERAGE),
6927ec681f3Smrg      COUNTABLE(PERF_VFD_LOWER_SHADER_FIBERS, UINT64, AVERAGE),
6937ec681f3Smrg      COUNTABLE(PERF_VFD_MODE_0_FIBERS, UINT64, AVERAGE),
6947ec681f3Smrg      COUNTABLE(PERF_VFD_MODE_1_FIBERS, UINT64, AVERAGE),
6957ec681f3Smrg      COUNTABLE(PERF_VFD_MODE_2_FIBERS, UINT64, AVERAGE),
6967ec681f3Smrg      COUNTABLE(PERF_VFD_MODE_3_FIBERS, UINT64, AVERAGE),
6977ec681f3Smrg      COUNTABLE(PERF_VFD_MODE_4_FIBERS, UINT64, AVERAGE),
6987ec681f3Smrg      COUNTABLE(PERF_VFD_TOTAL_VERTICES, UINT64, AVERAGE),
6997ec681f3Smrg      COUNTABLE(PERF_VFDP_STALL_CYCLES_VFD, UINT64, AVERAGE),
7007ec681f3Smrg      COUNTABLE(PERF_VFDP_STALL_CYCLES_VFD_INDEX, UINT64, AVERAGE),
7017ec681f3Smrg      COUNTABLE(PERF_VFDP_STALL_CYCLES_VFD_PROG, UINT64, AVERAGE),
7027ec681f3Smrg      COUNTABLE(PERF_VFDP_STARVE_CYCLES_PC, UINT64, AVERAGE),
7037ec681f3Smrg      COUNTABLE(PERF_VFDP_VS_STAGE_WAVES, UINT64, AVERAGE),
7047ec681f3Smrg};
7057ec681f3Smrg
7067ec681f3Smrgstatic const struct fd_perfcntr_counter vpc_counters[] = {
7077ec681f3Smrg      COUNTER(VPC_PERFCTR_VPC_SEL(0), RBBM_PERFCTR_VPC(0), RBBM_PERFCTR_VPC(0)+1),
7087ec681f3Smrg      COUNTER(VPC_PERFCTR_VPC_SEL(1), RBBM_PERFCTR_VPC(1), RBBM_PERFCTR_VPC(1)+1),
7097ec681f3Smrg      COUNTER(VPC_PERFCTR_VPC_SEL(2), RBBM_PERFCTR_VPC(2), RBBM_PERFCTR_VPC(2)+1),
7107ec681f3Smrg      COUNTER(VPC_PERFCTR_VPC_SEL(3), RBBM_PERFCTR_VPC(3), RBBM_PERFCTR_VPC(3)+1),
7117ec681f3Smrg      COUNTER(VPC_PERFCTR_VPC_SEL(4), RBBM_PERFCTR_VPC(4), RBBM_PERFCTR_VPC(4)+1),
7127ec681f3Smrg      COUNTER(VPC_PERFCTR_VPC_SEL(5), RBBM_PERFCTR_VPC(5), RBBM_PERFCTR_VPC(5)+1),
7137ec681f3Smrg};
7147ec681f3Smrg
7157ec681f3Smrgstatic const struct fd_perfcntr_countable vpc_countables[] = {
7167ec681f3Smrg      COUNTABLE(PERF_VPC_BUSY_CYCLES, UINT64, AVERAGE),
7177ec681f3Smrg      COUNTABLE(PERF_VPC_WORKING_CYCLES, UINT64, AVERAGE),
7187ec681f3Smrg      COUNTABLE(PERF_VPC_STALL_CYCLES_UCHE, UINT64, AVERAGE),
7197ec681f3Smrg      COUNTABLE(PERF_VPC_STALL_CYCLES_VFD_WACK, UINT64, AVERAGE),
7207ec681f3Smrg      COUNTABLE(PERF_VPC_STALL_CYCLES_HLSQ_PRIM_ALLOC, UINT64, AVERAGE),
7217ec681f3Smrg      COUNTABLE(PERF_VPC_STALL_CYCLES_PC, UINT64, AVERAGE),
7227ec681f3Smrg      COUNTABLE(PERF_VPC_STALL_CYCLES_SP_LM, UINT64, AVERAGE),
7237ec681f3Smrg      COUNTABLE(PERF_VPC_STARVE_CYCLES_SP, UINT64, AVERAGE),
7247ec681f3Smrg      COUNTABLE(PERF_VPC_STARVE_CYCLES_LRZ, UINT64, AVERAGE),
7257ec681f3Smrg      COUNTABLE(PERF_VPC_PC_PRIMITIVES, UINT64, AVERAGE),
7267ec681f3Smrg      COUNTABLE(PERF_VPC_SP_COMPONENTS, UINT64, AVERAGE),
7277ec681f3Smrg      COUNTABLE(PERF_VPC_STALL_CYCLES_VPCRAM_POS, UINT64, AVERAGE),
7287ec681f3Smrg      COUNTABLE(PERF_VPC_LRZ_ASSIGN_PRIMITIVES, UINT64, AVERAGE),
7297ec681f3Smrg      COUNTABLE(PERF_VPC_RB_VISIBLE_PRIMITIVES, UINT64, AVERAGE),
7307ec681f3Smrg      COUNTABLE(PERF_VPC_LM_TRANSACTION, UINT64, AVERAGE),
7317ec681f3Smrg      COUNTABLE(PERF_VPC_STREAMOUT_TRANSACTION, UINT64, AVERAGE),
7327ec681f3Smrg      COUNTABLE(PERF_VPC_VS_BUSY_CYCLES, UINT64, AVERAGE),
7337ec681f3Smrg      COUNTABLE(PERF_VPC_PS_BUSY_CYCLES, UINT64, AVERAGE),
7347ec681f3Smrg      COUNTABLE(PERF_VPC_VS_WORKING_CYCLES, UINT64, AVERAGE),
7357ec681f3Smrg      COUNTABLE(PERF_VPC_PS_WORKING_CYCLES, UINT64, AVERAGE),
7367ec681f3Smrg      COUNTABLE(PERF_VPC_STARVE_CYCLES_RB, UINT64, AVERAGE),
7377ec681f3Smrg      COUNTABLE(PERF_VPC_NUM_VPCRAM_READ_POS, UINT64, AVERAGE),
7387ec681f3Smrg      COUNTABLE(PERF_VPC_WIT_FULL_CYCLES, UINT64, AVERAGE),
7397ec681f3Smrg      COUNTABLE(PERF_VPC_VPCRAM_FULL_CYCLES, UINT64, AVERAGE),
7407ec681f3Smrg      COUNTABLE(PERF_VPC_LM_FULL_WAIT_FOR_INTP_END, UINT64, AVERAGE),
7417ec681f3Smrg      COUNTABLE(PERF_VPC_NUM_VPCRAM_WRITE, UINT64, AVERAGE),
7427ec681f3Smrg      COUNTABLE(PERF_VPC_NUM_VPCRAM_READ_SO, UINT64, AVERAGE),
7437ec681f3Smrg      COUNTABLE(PERF_VPC_NUM_ATTR_REQ_LM, UINT64, AVERAGE),
7447ec681f3Smrg};
7457ec681f3Smrg
7467ec681f3Smrgstatic const struct fd_perfcntr_counter vsc_counters[] = {
7477ec681f3Smrg      COUNTER(VSC_PERFCTR_VSC_SEL(0), RBBM_PERFCTR_VSC(0), RBBM_PERFCTR_VSC(0)+1),
7487ec681f3Smrg      COUNTER(VSC_PERFCTR_VSC_SEL(1), RBBM_PERFCTR_VSC(1), RBBM_PERFCTR_VSC(1)+1),
7497ec681f3Smrg};
7507ec681f3Smrg
7517ec681f3Smrgstatic const struct fd_perfcntr_countable vsc_countables[] = {
7527ec681f3Smrg      COUNTABLE(PERF_VSC_BUSY_CYCLES, UINT64, AVERAGE),
7537ec681f3Smrg      COUNTABLE(PERF_VSC_WORKING_CYCLES, UINT64, AVERAGE),
7547ec681f3Smrg      COUNTABLE(PERF_VSC_STALL_CYCLES_UCHE, UINT64, AVERAGE),
7557ec681f3Smrg      COUNTABLE(PERF_VSC_EOT_NUM, UINT64, AVERAGE),
7567ec681f3Smrg      COUNTABLE(PERF_VSC_INPUT_TILES, UINT64, AVERAGE),
7577ec681f3Smrg};
7587ec681f3Smrg
7597ec681f3Smrgconst struct fd_perfcntr_group a6xx_perfcntr_groups[] = {
7607ec681f3Smrg      GROUP("CP", cp_counters, cp_countables),
7617ec681f3Smrg      GROUP("CCU", ccu_counters, ccu_countables),
7627ec681f3Smrg      GROUP("TSE", tse_counters, tse_countables),
7637ec681f3Smrg      GROUP("RAS", ras_counters, ras_countables),
7647ec681f3Smrg      GROUP("LRZ", lrz_counters, lrz_countables),
7657ec681f3Smrg      GROUP("HLSQ", hlsq_counters, hlsq_countables),
7667ec681f3Smrg      GROUP("PC", pc_counters, pc_countables),
7677ec681f3Smrg      GROUP("RB", rb_counters, rb_countables),
7687ec681f3Smrg      //	GROUP("RBBM", rbbm_counters, rbbm_countables),
7697ec681f3Smrg      GROUP("SP", sp_counters, sp_countables),
7707ec681f3Smrg      GROUP("TP", tp_counters, tp_countables),
7717ec681f3Smrg      GROUP("UCHE", uche_counters, uche_countables),
7727ec681f3Smrg      GROUP("VFD", vfd_counters, vfd_countables),
7737ec681f3Smrg      GROUP("VPC", vpc_counters, vpc_countables),
7747ec681f3Smrg      GROUP("VSC", vsc_counters, vsc_countables),
7757ec681f3Smrg      //	GROUP("VBIF", vbif_counters, vbif_countables),
7767ec681f3Smrg};
7777ec681f3Smrg
7787ec681f3Smrgconst unsigned a6xx_num_perfcntr_groups = ARRAY_SIZE(a6xx_perfcntr_groups);
7797ec681f3Smrg
7807ec681f3Smrg#endif /* FD6_PERFCNTR_H_ */
7817ec681f3Smrg
782