17ec681f3Smrg/*
27ec681f3Smrg * Copyright © 2019 Intel Corporation
37ec681f3Smrg *
47ec681f3Smrg * Permission is hereby granted, free of charge, to any person obtaining a
57ec681f3Smrg * copy of this software and associated documentation files (the "Software"),
67ec681f3Smrg * to deal in the Software without restriction, including without limitation
77ec681f3Smrg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
87ec681f3Smrg * and/or sell copies of the Software, and to permit persons to whom the
97ec681f3Smrg * Software is furnished to do so, subject to the following conditions:
107ec681f3Smrg *
117ec681f3Smrg * The above copyright notice and this permission notice (including the next
127ec681f3Smrg * paragraph) shall be included in all copies or substantial portions of the
137ec681f3Smrg * Software.
147ec681f3Smrg *
157ec681f3Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
167ec681f3Smrg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
177ec681f3Smrg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
187ec681f3Smrg * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
197ec681f3Smrg * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
207ec681f3Smrg * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
217ec681f3Smrg * IN THE SOFTWARE.
227ec681f3Smrg */
237ec681f3Smrg
247ec681f3Smrg#ifndef INTEL_PERF_REGS_H
257ec681f3Smrg#define INTEL_PERF_REGS_H
267ec681f3Smrg
277ec681f3Smrg#define INTEL_MASK(high, low) (((1u<<((high)-(low)+1))-1)<<(low))
287ec681f3Smrg
297ec681f3Smrg/* GT core frequency counters */
307ec681f3Smrg#define GFX7_RPSTAT1                       0xA01C
317ec681f3Smrg#define  GFX7_RPSTAT1_CURR_GT_FREQ_SHIFT   7
327ec681f3Smrg#define  GFX7_RPSTAT1_CURR_GT_FREQ_MASK    INTEL_MASK(13, 7)
337ec681f3Smrg#define  GFX7_RPSTAT1_PREV_GT_FREQ_SHIFT   0
347ec681f3Smrg#define  GFX7_RPSTAT1_PREV_GT_FREQ_MASK    INTEL_MASK(6, 0)
357ec681f3Smrg
367ec681f3Smrg#define GFX9_RPSTAT0                       0xA01C
377ec681f3Smrg#define  GFX9_RPSTAT0_CURR_GT_FREQ_SHIFT   23
387ec681f3Smrg#define  GFX9_RPSTAT0_CURR_GT_FREQ_MASK    INTEL_MASK(31, 23)
397ec681f3Smrg#define  GFX9_RPSTAT0_PREV_GT_FREQ_SHIFT   0
407ec681f3Smrg#define  GFX9_RPSTAT0_PREV_GT_FREQ_MASK    INTEL_MASK(8, 0)
417ec681f3Smrg
427ec681f3Smrg/* Programmable perf 64bits counters (used for GTRequestQueueFull counter on
437ec681f3Smrg * gfx7-11)
447ec681f3Smrg */
457ec681f3Smrg#define PERF_CNT_1_DW0                     0x91b8
467ec681f3Smrg#define PERF_CNT_2_DW0                     0x91c0
477ec681f3Smrg#define PERF_CNT_VALUE_MASK                ((1ull << 44) - 1)
487ec681f3Smrg
497ec681f3Smrg/* Global OA perf counters */
507ec681f3Smrg#define GFX7_N_OA_PERF_A32                 44
517ec681f3Smrg#define GFX7_OA_PERF_A32(idx)              (0x2800 + (idx) * 4)
527ec681f3Smrg
537ec681f3Smrg#define GFX8_OA_PERF_TICKS                 0x2910
547ec681f3Smrg#define GFX8_N_OA_PERF_A64                 32
557ec681f3Smrg#define GFX8_N_OA_PERF_A32                 4
567ec681f3Smrg#define GFX8_N_OA_PERF_B32                 8
577ec681f3Smrg#define GFX8_N_OA_PERF_C32                 8
587ec681f3Smrg#define GFX8_OA_PERF_A64_LDW(idx)          (0x2800 + (idx) * 8)
597ec681f3Smrg#define GFX8_OA_PERF_A64_UDW(idx)          (0x2800 + (idx) * 8 + 4)
607ec681f3Smrg#define GFX8_OA_PERF_A32(idx)              (0x2900 + (idx) * 4)
617ec681f3Smrg#define GFX8_OA_PERF_B32(idx)              (0x2920 + (idx) * 4)
627ec681f3Smrg#define GFX8_OA_PERF_C32(idx)              (0x2940 + (idx) * 4)
637ec681f3Smrg
647ec681f3Smrg#define GFX12_OAG_PERF_TICKS               0xda90
657ec681f3Smrg#define GFX12_N_OAG_PERF_A64               32
667ec681f3Smrg#define GFX12_N_OAG_PERF_A32               4
677ec681f3Smrg#define GFX12_N_OAG_PERF_B32               8
687ec681f3Smrg#define GFX12_N_OAG_PERF_C32               8
697ec681f3Smrg#define GFX12_OAG_PERF_A64_LDW(idx)        (0xd980 + (idx) * 8)
707ec681f3Smrg#define GFX12_OAG_PERF_A64_UDW(idx)        (0xd980 + (idx) * 8 + 4)
717ec681f3Smrg#define GFX12_OAG_PERF_A32(idx)            (0xda80 + (idx) * 4)
727ec681f3Smrg#define GFX12_OAG_PERF_B32(idx)            (0xda94 + (idx) * 4)
737ec681f3Smrg#define GFX12_OAG_PERF_C32(idx)            (0xdab4 + (idx) * 4)
747ec681f3Smrg
757ec681f3Smrg/* Pipeline statistic counters */
767ec681f3Smrg#define IA_VERTICES_COUNT          0x2310
777ec681f3Smrg#define IA_PRIMITIVES_COUNT        0x2318
787ec681f3Smrg#define VS_INVOCATION_COUNT        0x2320
797ec681f3Smrg#define HS_INVOCATION_COUNT        0x2300
807ec681f3Smrg#define DS_INVOCATION_COUNT        0x2308
817ec681f3Smrg#define GS_INVOCATION_COUNT        0x2328
827ec681f3Smrg#define GS_PRIMITIVES_COUNT        0x2330
837ec681f3Smrg#define CL_INVOCATION_COUNT        0x2338
847ec681f3Smrg#define CL_PRIMITIVES_COUNT        0x2340
857ec681f3Smrg#define PS_INVOCATION_COUNT        0x2348
867ec681f3Smrg#define CS_INVOCATION_COUNT        0x2290
877ec681f3Smrg#define PS_DEPTH_COUNT             0x2350
887ec681f3Smrg
897ec681f3Smrg/* Stream-out counters */
907ec681f3Smrg#define GFX6_SO_PRIM_STORAGE_NEEDED     0x2280
917ec681f3Smrg#define GFX7_SO_PRIM_STORAGE_NEEDED(n)  (0x5240 + (n) * 8)
927ec681f3Smrg#define GFX6_SO_NUM_PRIMS_WRITTEN       0x2288
937ec681f3Smrg#define GFX7_SO_NUM_PRIMS_WRITTEN(n)    (0x5200 + (n) * 8)
947ec681f3Smrg
957ec681f3Smrg#endif /* INTEL_PERF_REGS_H */
96