amdgpu_drm.h revision 6532f28e
13f012e29Smrg/* amdgpu_drm.h -- Public header for the amdgpu driver -*- linux-c -*-
23f012e29Smrg *
33f012e29Smrg * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
43f012e29Smrg * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
53f012e29Smrg * Copyright 2002 Tungsten Graphics, Inc., Cedar Park, Texas.
63f012e29Smrg * Copyright 2014 Advanced Micro Devices, Inc.
73f012e29Smrg *
83f012e29Smrg * Permission is hereby granted, free of charge, to any person obtaining a
93f012e29Smrg * copy of this software and associated documentation files (the "Software"),
103f012e29Smrg * to deal in the Software without restriction, including without limitation
113f012e29Smrg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
123f012e29Smrg * and/or sell copies of the Software, and to permit persons to whom the
133f012e29Smrg * Software is furnished to do so, subject to the following conditions:
143f012e29Smrg *
153f012e29Smrg * The above copyright notice and this permission notice shall be included in
163f012e29Smrg * all copies or substantial portions of the Software.
173f012e29Smrg *
183f012e29Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
193f012e29Smrg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
203f012e29Smrg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
213f012e29Smrg * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
223f012e29Smrg * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
233f012e29Smrg * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
243f012e29Smrg * OTHER DEALINGS IN THE SOFTWARE.
253f012e29Smrg *
263f012e29Smrg * Authors:
273f012e29Smrg *    Kevin E. Martin <martin@valinux.com>
283f012e29Smrg *    Gareth Hughes <gareth@valinux.com>
293f012e29Smrg *    Keith Whitwell <keith@tungstengraphics.com>
303f012e29Smrg */
313f012e29Smrg
323f012e29Smrg#ifndef __AMDGPU_DRM_H__
333f012e29Smrg#define __AMDGPU_DRM_H__
343f012e29Smrg
353f012e29Smrg#include "drm.h"
363f012e29Smrg
37037b3c26Smrg#if defined(__cplusplus)
38037b3c26Smrgextern "C" {
39037b3c26Smrg#endif
40037b3c26Smrg
413f012e29Smrg#define DRM_AMDGPU_GEM_CREATE		0x00
423f012e29Smrg#define DRM_AMDGPU_GEM_MMAP		0x01
433f012e29Smrg#define DRM_AMDGPU_CTX			0x02
443f012e29Smrg#define DRM_AMDGPU_BO_LIST		0x03
453f012e29Smrg#define DRM_AMDGPU_CS			0x04
463f012e29Smrg#define DRM_AMDGPU_INFO			0x05
473f012e29Smrg#define DRM_AMDGPU_GEM_METADATA		0x06
483f012e29Smrg#define DRM_AMDGPU_GEM_WAIT_IDLE	0x07
493f012e29Smrg#define DRM_AMDGPU_GEM_VA		0x08
503f012e29Smrg#define DRM_AMDGPU_WAIT_CS		0x09
513f012e29Smrg#define DRM_AMDGPU_GEM_OP		0x10
523f012e29Smrg#define DRM_AMDGPU_GEM_USERPTR		0x11
53d8807b2fSmrg#define DRM_AMDGPU_WAIT_FENCES		0x12
54d8807b2fSmrg#define DRM_AMDGPU_VM			0x13
5500a23bdaSmrg#define DRM_AMDGPU_FENCE_TO_HANDLE	0x14
5600a23bdaSmrg#define DRM_AMDGPU_SCHED		0x15
573f012e29Smrg
583f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_CREATE	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_CREATE, union drm_amdgpu_gem_create)
593f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_MMAP	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_MMAP, union drm_amdgpu_gem_mmap)
603f012e29Smrg#define DRM_IOCTL_AMDGPU_CTX		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CTX, union drm_amdgpu_ctx)
613f012e29Smrg#define DRM_IOCTL_AMDGPU_BO_LIST	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_BO_LIST, union drm_amdgpu_bo_list)
623f012e29Smrg#define DRM_IOCTL_AMDGPU_CS		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CS, union drm_amdgpu_cs)
633f012e29Smrg#define DRM_IOCTL_AMDGPU_INFO		DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_INFO, struct drm_amdgpu_info)
643f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_METADATA	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_METADATA, struct drm_amdgpu_gem_metadata)
653f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_WAIT_IDLE	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_WAIT_IDLE, union drm_amdgpu_gem_wait_idle)
663f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_VA		DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_VA, struct drm_amdgpu_gem_va)
673f012e29Smrg#define DRM_IOCTL_AMDGPU_WAIT_CS	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_CS, union drm_amdgpu_wait_cs)
683f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_OP		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_OP, struct drm_amdgpu_gem_op)
693f012e29Smrg#define DRM_IOCTL_AMDGPU_GEM_USERPTR	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_USERPTR, struct drm_amdgpu_gem_userptr)
70d8807b2fSmrg#define DRM_IOCTL_AMDGPU_WAIT_FENCES	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_FENCES, union drm_amdgpu_wait_fences)
71d8807b2fSmrg#define DRM_IOCTL_AMDGPU_VM		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_VM, union drm_amdgpu_vm)
7200a23bdaSmrg#define DRM_IOCTL_AMDGPU_FENCE_TO_HANDLE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_FENCE_TO_HANDLE, union drm_amdgpu_fence_to_handle)
7300a23bdaSmrg#define DRM_IOCTL_AMDGPU_SCHED		DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_SCHED, union drm_amdgpu_sched)
743f012e29Smrg
757cdc0497Smrg/**
767cdc0497Smrg * DOC: memory domains
777cdc0497Smrg *
787cdc0497Smrg * %AMDGPU_GEM_DOMAIN_CPU	System memory that is not GPU accessible.
797cdc0497Smrg * Memory in this pool could be swapped out to disk if there is pressure.
807cdc0497Smrg *
817cdc0497Smrg * %AMDGPU_GEM_DOMAIN_GTT	GPU accessible system memory, mapped into the
827cdc0497Smrg * GPU's virtual address space via gart. Gart memory linearizes non-contiguous
837cdc0497Smrg * pages of system memory, allows GPU access system memory in a linezrized
847cdc0497Smrg * fashion.
857cdc0497Smrg *
867cdc0497Smrg * %AMDGPU_GEM_DOMAIN_VRAM	Local video memory. For APUs, it is memory
877cdc0497Smrg * carved out by the BIOS.
887cdc0497Smrg *
897cdc0497Smrg * %AMDGPU_GEM_DOMAIN_GDS	Global on-chip data storage used to share data
907cdc0497Smrg * across shader threads.
917cdc0497Smrg *
927cdc0497Smrg * %AMDGPU_GEM_DOMAIN_GWS	Global wave sync, used to synchronize the
937cdc0497Smrg * execution of all the waves on a device.
947cdc0497Smrg *
957cdc0497Smrg * %AMDGPU_GEM_DOMAIN_OA	Ordered append, used by 3D or Compute engines
967cdc0497Smrg * for appending data.
977cdc0497Smrg */
983f012e29Smrg#define AMDGPU_GEM_DOMAIN_CPU		0x1
993f012e29Smrg#define AMDGPU_GEM_DOMAIN_GTT		0x2
1003f012e29Smrg#define AMDGPU_GEM_DOMAIN_VRAM		0x4
1013f012e29Smrg#define AMDGPU_GEM_DOMAIN_GDS		0x8
1023f012e29Smrg#define AMDGPU_GEM_DOMAIN_GWS		0x10
1033f012e29Smrg#define AMDGPU_GEM_DOMAIN_OA		0x20
1047cdc0497Smrg#define AMDGPU_GEM_DOMAIN_MASK		(AMDGPU_GEM_DOMAIN_CPU | \
1057cdc0497Smrg					 AMDGPU_GEM_DOMAIN_GTT | \
1067cdc0497Smrg					 AMDGPU_GEM_DOMAIN_VRAM | \
1077cdc0497Smrg					 AMDGPU_GEM_DOMAIN_GDS | \
1087cdc0497Smrg					 AMDGPU_GEM_DOMAIN_GWS | \
1097cdc0497Smrg					 AMDGPU_GEM_DOMAIN_OA)
1103f012e29Smrg
1113f012e29Smrg/* Flag that CPU access will be required for the case of VRAM domain */
1123f012e29Smrg#define AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED	(1 << 0)
1133f012e29Smrg/* Flag that CPU access will not work, this VRAM domain is invisible */
1143f012e29Smrg#define AMDGPU_GEM_CREATE_NO_CPU_ACCESS		(1 << 1)
1153f012e29Smrg/* Flag that USWC attributes should be used for GTT */
1163f012e29Smrg#define AMDGPU_GEM_CREATE_CPU_GTT_USWC		(1 << 2)
117037b3c26Smrg/* Flag that the memory should be in VRAM and cleared */
118037b3c26Smrg#define AMDGPU_GEM_CREATE_VRAM_CLEARED		(1 << 3)
119d8807b2fSmrg/* Flag that create shadow bo(GTT) while allocating vram bo */
120d8807b2fSmrg#define AMDGPU_GEM_CREATE_SHADOW		(1 << 4)
121d8807b2fSmrg/* Flag that allocating the BO should use linear VRAM */
122d8807b2fSmrg#define AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS	(1 << 5)
12300a23bdaSmrg/* Flag that BO is always valid in this VM */
12400a23bdaSmrg#define AMDGPU_GEM_CREATE_VM_ALWAYS_VALID	(1 << 6)
12500a23bdaSmrg/* Flag that BO sharing will be explicitly synchronized */
12600a23bdaSmrg#define AMDGPU_GEM_CREATE_EXPLICIT_SYNC		(1 << 7)
1277cdc0497Smrg/* Flag that indicates allocating MQD gart on GFX9, where the mtype
1287cdc0497Smrg * for the second page onward should be set to NC.
1297cdc0497Smrg */
1307cdc0497Smrg#define AMDGPU_GEM_CREATE_MQD_GFX9		(1 << 8)
1313f012e29Smrg
1323f012e29Smrgstruct drm_amdgpu_gem_create_in  {
1333f012e29Smrg	/** the requested memory size */
134d8807b2fSmrg	__u64 bo_size;
1353f012e29Smrg	/** physical start_addr alignment in bytes for some HW requirements */
136d8807b2fSmrg	__u64 alignment;
1373f012e29Smrg	/** the requested memory domains */
138d8807b2fSmrg	__u64 domains;
1393f012e29Smrg	/** allocation flags */
140d8807b2fSmrg	__u64 domain_flags;
1413f012e29Smrg};
1423f012e29Smrg
1433f012e29Smrgstruct drm_amdgpu_gem_create_out  {
1443f012e29Smrg	/** returned GEM object handle */
145d8807b2fSmrg	__u32 handle;
146d8807b2fSmrg	__u32 _pad;
1473f012e29Smrg};
1483f012e29Smrg
1493f012e29Smrgunion drm_amdgpu_gem_create {
1503f012e29Smrg	struct drm_amdgpu_gem_create_in		in;
1513f012e29Smrg	struct drm_amdgpu_gem_create_out	out;
1523f012e29Smrg};
1533f012e29Smrg
1543f012e29Smrg/** Opcode to create new residency list.  */
1553f012e29Smrg#define AMDGPU_BO_LIST_OP_CREATE	0
1563f012e29Smrg/** Opcode to destroy previously created residency list */
1573f012e29Smrg#define AMDGPU_BO_LIST_OP_DESTROY	1
1583f012e29Smrg/** Opcode to update resource information in the list */
1593f012e29Smrg#define AMDGPU_BO_LIST_OP_UPDATE	2
1603f012e29Smrg
1613f012e29Smrgstruct drm_amdgpu_bo_list_in {
1623f012e29Smrg	/** Type of operation */
163d8807b2fSmrg	__u32 operation;
1643f012e29Smrg	/** Handle of list or 0 if we want to create one */
165d8807b2fSmrg	__u32 list_handle;
1663f012e29Smrg	/** Number of BOs in list  */
167d8807b2fSmrg	__u32 bo_number;
1683f012e29Smrg	/** Size of each element describing BO */
169d8807b2fSmrg	__u32 bo_info_size;
1703f012e29Smrg	/** Pointer to array describing BOs */
171d8807b2fSmrg	__u64 bo_info_ptr;
1723f012e29Smrg};
1733f012e29Smrg
1743f012e29Smrgstruct drm_amdgpu_bo_list_entry {
1753f012e29Smrg	/** Handle of BO */
176d8807b2fSmrg	__u32 bo_handle;
1773f012e29Smrg	/** New (if specified) BO priority to be used during migration */
178d8807b2fSmrg	__u32 bo_priority;
1793f012e29Smrg};
1803f012e29Smrg
1813f012e29Smrgstruct drm_amdgpu_bo_list_out {
1823f012e29Smrg	/** Handle of resource list  */
183d8807b2fSmrg	__u32 list_handle;
184d8807b2fSmrg	__u32 _pad;
1853f012e29Smrg};
1863f012e29Smrg
1873f012e29Smrgunion drm_amdgpu_bo_list {
1883f012e29Smrg	struct drm_amdgpu_bo_list_in in;
1893f012e29Smrg	struct drm_amdgpu_bo_list_out out;
1903f012e29Smrg};
1913f012e29Smrg
1923f012e29Smrg/* context related */
1933f012e29Smrg#define AMDGPU_CTX_OP_ALLOC_CTX	1
1943f012e29Smrg#define AMDGPU_CTX_OP_FREE_CTX	2
1953f012e29Smrg#define AMDGPU_CTX_OP_QUERY_STATE	3
1967cdc0497Smrg#define AMDGPU_CTX_OP_QUERY_STATE2	4
1973f012e29Smrg
1983f012e29Smrg/* GPU reset status */
1993f012e29Smrg#define AMDGPU_CTX_NO_RESET		0
2003f012e29Smrg/* this the context caused it */
2013f012e29Smrg#define AMDGPU_CTX_GUILTY_RESET		1
2023f012e29Smrg/* some other context caused it */
2033f012e29Smrg#define AMDGPU_CTX_INNOCENT_RESET	2
2043f012e29Smrg/* unknown cause */
2053f012e29Smrg#define AMDGPU_CTX_UNKNOWN_RESET	3
2063f012e29Smrg
2077cdc0497Smrg/* indicate gpu reset occured after ctx created */
2087cdc0497Smrg#define AMDGPU_CTX_QUERY2_FLAGS_RESET    (1<<0)
2097cdc0497Smrg/* indicate vram lost occured after ctx created */
2107cdc0497Smrg#define AMDGPU_CTX_QUERY2_FLAGS_VRAMLOST (1<<1)
2117cdc0497Smrg/* indicate some job from this context once cause gpu hang */
2127cdc0497Smrg#define AMDGPU_CTX_QUERY2_FLAGS_GUILTY   (1<<2)
2137cdc0497Smrg
21400a23bdaSmrg/* Context priority level */
21500a23bdaSmrg#define AMDGPU_CTX_PRIORITY_UNSET       -2048
21600a23bdaSmrg#define AMDGPU_CTX_PRIORITY_VERY_LOW    -1023
21700a23bdaSmrg#define AMDGPU_CTX_PRIORITY_LOW         -512
21800a23bdaSmrg#define AMDGPU_CTX_PRIORITY_NORMAL      0
21900a23bdaSmrg/* Selecting a priority above NORMAL requires CAP_SYS_NICE or DRM_MASTER */
22000a23bdaSmrg#define AMDGPU_CTX_PRIORITY_HIGH        512
22100a23bdaSmrg#define AMDGPU_CTX_PRIORITY_VERY_HIGH   1023
22200a23bdaSmrg
2233f012e29Smrgstruct drm_amdgpu_ctx_in {
2243f012e29Smrg	/** AMDGPU_CTX_OP_* */
225d8807b2fSmrg	__u32	op;
2263f012e29Smrg	/** For future use, no flags defined so far */
227d8807b2fSmrg	__u32	flags;
228d8807b2fSmrg	__u32	ctx_id;
22900a23bdaSmrg	__s32	priority;
2303f012e29Smrg};
2313f012e29Smrg
2323f012e29Smrgunion drm_amdgpu_ctx_out {
2333f012e29Smrg		struct {
234d8807b2fSmrg			__u32	ctx_id;
235d8807b2fSmrg			__u32	_pad;
2363f012e29Smrg		} alloc;
2373f012e29Smrg
2383f012e29Smrg		struct {
2393f012e29Smrg			/** For future use, no flags defined so far */
240d8807b2fSmrg			__u64	flags;
2413f012e29Smrg			/** Number of resets caused by this context so far. */
242d8807b2fSmrg			__u32	hangs;
2433f012e29Smrg			/** Reset status since the last call of the ioctl. */
244d8807b2fSmrg			__u32	reset_status;
2453f012e29Smrg		} state;
2463f012e29Smrg};
2473f012e29Smrg
2483f012e29Smrgunion drm_amdgpu_ctx {
2493f012e29Smrg	struct drm_amdgpu_ctx_in in;
2503f012e29Smrg	union drm_amdgpu_ctx_out out;
2513f012e29Smrg};
2523f012e29Smrg
253d8807b2fSmrg/* vm ioctl */
254d8807b2fSmrg#define AMDGPU_VM_OP_RESERVE_VMID	1
255d8807b2fSmrg#define AMDGPU_VM_OP_UNRESERVE_VMID	2
256d8807b2fSmrg
257d8807b2fSmrgstruct drm_amdgpu_vm_in {
258d8807b2fSmrg	/** AMDGPU_VM_OP_* */
259d8807b2fSmrg	__u32	op;
260d8807b2fSmrg	__u32	flags;
261d8807b2fSmrg};
262d8807b2fSmrg
263d8807b2fSmrgstruct drm_amdgpu_vm_out {
264d8807b2fSmrg	/** For future use, no flags defined so far */
265d8807b2fSmrg	__u64	flags;
266d8807b2fSmrg};
267d8807b2fSmrg
268d8807b2fSmrgunion drm_amdgpu_vm {
269d8807b2fSmrg	struct drm_amdgpu_vm_in in;
270d8807b2fSmrg	struct drm_amdgpu_vm_out out;
271d8807b2fSmrg};
272d8807b2fSmrg
27300a23bdaSmrg/* sched ioctl */
27400a23bdaSmrg#define AMDGPU_SCHED_OP_PROCESS_PRIORITY_OVERRIDE	1
27500a23bdaSmrg
27600a23bdaSmrgstruct drm_amdgpu_sched_in {
27700a23bdaSmrg	/* AMDGPU_SCHED_OP_* */
27800a23bdaSmrg	__u32	op;
27900a23bdaSmrg	__u32	fd;
28000a23bdaSmrg	__s32	priority;
28100a23bdaSmrg	__u32	flags;
28200a23bdaSmrg};
28300a23bdaSmrg
28400a23bdaSmrgunion drm_amdgpu_sched {
28500a23bdaSmrg	struct drm_amdgpu_sched_in in;
28600a23bdaSmrg};
28700a23bdaSmrg
2883f012e29Smrg/*
2893f012e29Smrg * This is not a reliable API and you should expect it to fail for any
2903f012e29Smrg * number of reasons and have fallback path that do not use userptr to
2913f012e29Smrg * perform any operation.
2923f012e29Smrg */
2933f012e29Smrg#define AMDGPU_GEM_USERPTR_READONLY	(1 << 0)
2943f012e29Smrg#define AMDGPU_GEM_USERPTR_ANONONLY	(1 << 1)
2953f012e29Smrg#define AMDGPU_GEM_USERPTR_VALIDATE	(1 << 2)
2963f012e29Smrg#define AMDGPU_GEM_USERPTR_REGISTER	(1 << 3)
2973f012e29Smrg
2983f012e29Smrgstruct drm_amdgpu_gem_userptr {
299d8807b2fSmrg	__u64		addr;
300d8807b2fSmrg	__u64		size;
3013f012e29Smrg	/* AMDGPU_GEM_USERPTR_* */
302d8807b2fSmrg	__u32		flags;
3033f012e29Smrg	/* Resulting GEM handle */
304d8807b2fSmrg	__u32		handle;
3053f012e29Smrg};
3063f012e29Smrg
307d8807b2fSmrg/* SI-CI-VI: */
3083f012e29Smrg/* same meaning as the GB_TILE_MODE and GL_MACRO_TILE_MODE fields */
3093f012e29Smrg#define AMDGPU_TILING_ARRAY_MODE_SHIFT			0
3103f012e29Smrg#define AMDGPU_TILING_ARRAY_MODE_MASK			0xf
3113f012e29Smrg#define AMDGPU_TILING_PIPE_CONFIG_SHIFT			4
3123f012e29Smrg#define AMDGPU_TILING_PIPE_CONFIG_MASK			0x1f
3133f012e29Smrg#define AMDGPU_TILING_TILE_SPLIT_SHIFT			9
3143f012e29Smrg#define AMDGPU_TILING_TILE_SPLIT_MASK			0x7
3153f012e29Smrg#define AMDGPU_TILING_MICRO_TILE_MODE_SHIFT		12
3163f012e29Smrg#define AMDGPU_TILING_MICRO_TILE_MODE_MASK		0x7
3173f012e29Smrg#define AMDGPU_TILING_BANK_WIDTH_SHIFT			15
3183f012e29Smrg#define AMDGPU_TILING_BANK_WIDTH_MASK			0x3
3193f012e29Smrg#define AMDGPU_TILING_BANK_HEIGHT_SHIFT			17
3203f012e29Smrg#define AMDGPU_TILING_BANK_HEIGHT_MASK			0x3
3213f012e29Smrg#define AMDGPU_TILING_MACRO_TILE_ASPECT_SHIFT		19
3223f012e29Smrg#define AMDGPU_TILING_MACRO_TILE_ASPECT_MASK		0x3
3233f012e29Smrg#define AMDGPU_TILING_NUM_BANKS_SHIFT			21
3243f012e29Smrg#define AMDGPU_TILING_NUM_BANKS_MASK			0x3
3253f012e29Smrg
326d8807b2fSmrg/* GFX9 and later: */
327d8807b2fSmrg#define AMDGPU_TILING_SWIZZLE_MODE_SHIFT		0
328d8807b2fSmrg#define AMDGPU_TILING_SWIZZLE_MODE_MASK			0x1f
3296532f28eSmrg#define AMDGPU_TILING_DCC_OFFSET_256B_SHIFT		5
3306532f28eSmrg#define AMDGPU_TILING_DCC_OFFSET_256B_MASK		0xFFFFFF
3316532f28eSmrg#define AMDGPU_TILING_DCC_PITCH_MAX_SHIFT		29
3326532f28eSmrg#define AMDGPU_TILING_DCC_PITCH_MAX_MASK		0x3FFF
3336532f28eSmrg#define AMDGPU_TILING_DCC_INDEPENDENT_64B_SHIFT		43
3346532f28eSmrg#define AMDGPU_TILING_DCC_INDEPENDENT_64B_MASK		0x1
335d8807b2fSmrg
336d8807b2fSmrg/* Set/Get helpers for tiling flags. */
3373f012e29Smrg#define AMDGPU_TILING_SET(field, value) \
338d8807b2fSmrg	(((__u64)(value) & AMDGPU_TILING_##field##_MASK) << AMDGPU_TILING_##field##_SHIFT)
3393f012e29Smrg#define AMDGPU_TILING_GET(value, field) \
340d8807b2fSmrg	(((__u64)(value) >> AMDGPU_TILING_##field##_SHIFT) & AMDGPU_TILING_##field##_MASK)
3413f012e29Smrg
3423f012e29Smrg#define AMDGPU_GEM_METADATA_OP_SET_METADATA                  1
3433f012e29Smrg#define AMDGPU_GEM_METADATA_OP_GET_METADATA                  2
3443f012e29Smrg
3453f012e29Smrg/** The same structure is shared for input/output */
3463f012e29Smrgstruct drm_amdgpu_gem_metadata {
3473f012e29Smrg	/** GEM Object handle */
348d8807b2fSmrg	__u32	handle;
3493f012e29Smrg	/** Do we want get or set metadata */
350d8807b2fSmrg	__u32	op;
3513f012e29Smrg	struct {
3523f012e29Smrg		/** For future use, no flags defined so far */
353d8807b2fSmrg		__u64	flags;
3543f012e29Smrg		/** family specific tiling info */
355d8807b2fSmrg		__u64	tiling_info;
356d8807b2fSmrg		__u32	data_size_bytes;
357d8807b2fSmrg		__u32	data[64];
3583f012e29Smrg	} data;
3593f012e29Smrg};
3603f012e29Smrg
3613f012e29Smrgstruct drm_amdgpu_gem_mmap_in {
3623f012e29Smrg	/** the GEM object handle */
363d8807b2fSmrg	__u32 handle;
364d8807b2fSmrg	__u32 _pad;
3653f012e29Smrg};
3663f012e29Smrg
3673f012e29Smrgstruct drm_amdgpu_gem_mmap_out {
3683f012e29Smrg	/** mmap offset from the vma offset manager */
369d8807b2fSmrg	__u64 addr_ptr;
3703f012e29Smrg};
3713f012e29Smrg
3723f012e29Smrgunion drm_amdgpu_gem_mmap {
3733f012e29Smrg	struct drm_amdgpu_gem_mmap_in   in;
3743f012e29Smrg	struct drm_amdgpu_gem_mmap_out out;
3753f012e29Smrg};
3763f012e29Smrg
3773f012e29Smrgstruct drm_amdgpu_gem_wait_idle_in {
3783f012e29Smrg	/** GEM object handle */
379d8807b2fSmrg	__u32 handle;
3803f012e29Smrg	/** For future use, no flags defined so far */
381d8807b2fSmrg	__u32 flags;
3823f012e29Smrg	/** Absolute timeout to wait */
383d8807b2fSmrg	__u64 timeout;
3843f012e29Smrg};
3853f012e29Smrg
3863f012e29Smrgstruct drm_amdgpu_gem_wait_idle_out {
3873f012e29Smrg	/** BO status:  0 - BO is idle, 1 - BO is busy */
388d8807b2fSmrg	__u32 status;
3893f012e29Smrg	/** Returned current memory domain */
390d8807b2fSmrg	__u32 domain;
3913f012e29Smrg};
3923f012e29Smrg
3933f012e29Smrgunion drm_amdgpu_gem_wait_idle {
3943f012e29Smrg	struct drm_amdgpu_gem_wait_idle_in  in;
3953f012e29Smrg	struct drm_amdgpu_gem_wait_idle_out out;
3963f012e29Smrg};
3973f012e29Smrg
3983f012e29Smrgstruct drm_amdgpu_wait_cs_in {
399d8807b2fSmrg	/* Command submission handle
400d8807b2fSmrg         * handle equals 0 means none to wait for
401d8807b2fSmrg         * handle equals ~0ull means wait for the latest sequence number
402d8807b2fSmrg         */
403d8807b2fSmrg	__u64 handle;
4043f012e29Smrg	/** Absolute timeout to wait */
405d8807b2fSmrg	__u64 timeout;
406d8807b2fSmrg	__u32 ip_type;
407d8807b2fSmrg	__u32 ip_instance;
408d8807b2fSmrg	__u32 ring;
409d8807b2fSmrg	__u32 ctx_id;
4103f012e29Smrg};
4113f012e29Smrg
4123f012e29Smrgstruct drm_amdgpu_wait_cs_out {
4133f012e29Smrg	/** CS status:  0 - CS completed, 1 - CS still busy */
414d8807b2fSmrg	__u64 status;
4153f012e29Smrg};
4163f012e29Smrg
4173f012e29Smrgunion drm_amdgpu_wait_cs {
4183f012e29Smrg	struct drm_amdgpu_wait_cs_in in;
4193f012e29Smrg	struct drm_amdgpu_wait_cs_out out;
4203f012e29Smrg};
4213f012e29Smrg
422d8807b2fSmrgstruct drm_amdgpu_fence {
423d8807b2fSmrg	__u32 ctx_id;
424d8807b2fSmrg	__u32 ip_type;
425d8807b2fSmrg	__u32 ip_instance;
426d8807b2fSmrg	__u32 ring;
427d8807b2fSmrg	__u64 seq_no;
428d8807b2fSmrg};
429d8807b2fSmrg
430d8807b2fSmrgstruct drm_amdgpu_wait_fences_in {
431d8807b2fSmrg	/** This points to uint64_t * which points to fences */
432d8807b2fSmrg	__u64 fences;
433d8807b2fSmrg	__u32 fence_count;
434d8807b2fSmrg	__u32 wait_all;
435d8807b2fSmrg	__u64 timeout_ns;
436d8807b2fSmrg};
437d8807b2fSmrg
438d8807b2fSmrgstruct drm_amdgpu_wait_fences_out {
439d8807b2fSmrg	__u32 status;
440d8807b2fSmrg	__u32 first_signaled;
441d8807b2fSmrg};
442d8807b2fSmrg
443d8807b2fSmrgunion drm_amdgpu_wait_fences {
444d8807b2fSmrg	struct drm_amdgpu_wait_fences_in in;
445d8807b2fSmrg	struct drm_amdgpu_wait_fences_out out;
446d8807b2fSmrg};
447d8807b2fSmrg
4483f012e29Smrg#define AMDGPU_GEM_OP_GET_GEM_CREATE_INFO	0
4493f012e29Smrg#define AMDGPU_GEM_OP_SET_PLACEMENT		1
4503f012e29Smrg
4513f012e29Smrg/* Sets or returns a value associated with a buffer. */
4523f012e29Smrgstruct drm_amdgpu_gem_op {
4533f012e29Smrg	/** GEM object handle */
454d8807b2fSmrg	__u32	handle;
4553f012e29Smrg	/** AMDGPU_GEM_OP_* */
456d8807b2fSmrg	__u32	op;
4573f012e29Smrg	/** Input or return value */
458d8807b2fSmrg	__u64	value;
4593f012e29Smrg};
4603f012e29Smrg
4613f012e29Smrg#define AMDGPU_VA_OP_MAP			1
4623f012e29Smrg#define AMDGPU_VA_OP_UNMAP			2
463d8807b2fSmrg#define AMDGPU_VA_OP_CLEAR			3
464d8807b2fSmrg#define AMDGPU_VA_OP_REPLACE			4
4653f012e29Smrg
4663f012e29Smrg/* Delay the page table update till the next CS */
4673f012e29Smrg#define AMDGPU_VM_DELAY_UPDATE		(1 << 0)
4683f012e29Smrg
4693f012e29Smrg/* Mapping flags */
4703f012e29Smrg/* readable mapping */
4713f012e29Smrg#define AMDGPU_VM_PAGE_READABLE		(1 << 1)
4723f012e29Smrg/* writable mapping */
4733f012e29Smrg#define AMDGPU_VM_PAGE_WRITEABLE	(1 << 2)
4743f012e29Smrg/* executable mapping, new for VI */
4753f012e29Smrg#define AMDGPU_VM_PAGE_EXECUTABLE	(1 << 3)
476d8807b2fSmrg/* partially resident texture */
477d8807b2fSmrg#define AMDGPU_VM_PAGE_PRT		(1 << 4)
478d8807b2fSmrg/* MTYPE flags use bit 5 to 8 */
479d8807b2fSmrg#define AMDGPU_VM_MTYPE_MASK		(0xf << 5)
480d8807b2fSmrg/* Default MTYPE. Pre-AI must use this.  Recommended for newer ASICs. */
481d8807b2fSmrg#define AMDGPU_VM_MTYPE_DEFAULT		(0 << 5)
482d8807b2fSmrg/* Use NC MTYPE instead of default MTYPE */
483d8807b2fSmrg#define AMDGPU_VM_MTYPE_NC		(1 << 5)
484d8807b2fSmrg/* Use WC MTYPE instead of default MTYPE */
485d8807b2fSmrg#define AMDGPU_VM_MTYPE_WC		(2 << 5)
486d8807b2fSmrg/* Use CC MTYPE instead of default MTYPE */
487d8807b2fSmrg#define AMDGPU_VM_MTYPE_CC		(3 << 5)
488d8807b2fSmrg/* Use UC MTYPE instead of default MTYPE */
489d8807b2fSmrg#define AMDGPU_VM_MTYPE_UC		(4 << 5)
4903f012e29Smrg
4913f012e29Smrgstruct drm_amdgpu_gem_va {
4923f012e29Smrg	/** GEM object handle */
493d8807b2fSmrg	__u32 handle;
494d8807b2fSmrg	__u32 _pad;
4953f012e29Smrg	/** AMDGPU_VA_OP_* */
496d8807b2fSmrg	__u32 operation;
4973f012e29Smrg	/** AMDGPU_VM_PAGE_* */
498d8807b2fSmrg	__u32 flags;
4993f012e29Smrg	/** va address to assign . Must be correctly aligned.*/
500d8807b2fSmrg	__u64 va_address;
5013f012e29Smrg	/** Specify offset inside of BO to assign. Must be correctly aligned.*/
502d8807b2fSmrg	__u64 offset_in_bo;
5033f012e29Smrg	/** Specify mapping size. Must be correctly aligned. */
504d8807b2fSmrg	__u64 map_size;
5053f012e29Smrg};
5063f012e29Smrg
5073f012e29Smrg#define AMDGPU_HW_IP_GFX          0
5083f012e29Smrg#define AMDGPU_HW_IP_COMPUTE      1
5093f012e29Smrg#define AMDGPU_HW_IP_DMA          2
5103f012e29Smrg#define AMDGPU_HW_IP_UVD          3
5113f012e29Smrg#define AMDGPU_HW_IP_VCE          4
512d8807b2fSmrg#define AMDGPU_HW_IP_UVD_ENC      5
513d8807b2fSmrg#define AMDGPU_HW_IP_VCN_DEC      6
514d8807b2fSmrg#define AMDGPU_HW_IP_VCN_ENC      7
5157cdc0497Smrg#define AMDGPU_HW_IP_VCN_JPEG     8
5167cdc0497Smrg#define AMDGPU_HW_IP_NUM          9
5173f012e29Smrg
5183f012e29Smrg#define AMDGPU_HW_IP_INSTANCE_MAX_COUNT 1
5193f012e29Smrg
5203f012e29Smrg#define AMDGPU_CHUNK_ID_IB		0x01
5213f012e29Smrg#define AMDGPU_CHUNK_ID_FENCE		0x02
5223f012e29Smrg#define AMDGPU_CHUNK_ID_DEPENDENCIES	0x03
523d8807b2fSmrg#define AMDGPU_CHUNK_ID_SYNCOBJ_IN      0x04
524d8807b2fSmrg#define AMDGPU_CHUNK_ID_SYNCOBJ_OUT     0x05
5257cdc0497Smrg#define AMDGPU_CHUNK_ID_BO_HANDLES      0x06
5263f012e29Smrg
5273f012e29Smrgstruct drm_amdgpu_cs_chunk {
528d8807b2fSmrg	__u32		chunk_id;
529d8807b2fSmrg	__u32		length_dw;
530d8807b2fSmrg	__u64		chunk_data;
5313f012e29Smrg};
5323f012e29Smrg
5333f012e29Smrgstruct drm_amdgpu_cs_in {
5343f012e29Smrg	/** Rendering context id */
535d8807b2fSmrg	__u32		ctx_id;
5363f012e29Smrg	/**  Handle of resource list associated with CS */
537d8807b2fSmrg	__u32		bo_list_handle;
538d8807b2fSmrg	__u32		num_chunks;
539d8807b2fSmrg	__u32		_pad;
540d8807b2fSmrg	/** this points to __u64 * which point to cs chunks */
541d8807b2fSmrg	__u64		chunks;
5423f012e29Smrg};
5433f012e29Smrg
5443f012e29Smrgstruct drm_amdgpu_cs_out {
545d8807b2fSmrg	__u64 handle;
5463f012e29Smrg};
5473f012e29Smrg
5483f012e29Smrgunion drm_amdgpu_cs {
5493f012e29Smrg	struct drm_amdgpu_cs_in in;
5503f012e29Smrg	struct drm_amdgpu_cs_out out;
5513f012e29Smrg};
5523f012e29Smrg
5533f012e29Smrg/* Specify flags to be used for IB */
5543f012e29Smrg
5553f012e29Smrg/* This IB should be submitted to CE */
5563f012e29Smrg#define AMDGPU_IB_FLAG_CE	(1<<0)
5573f012e29Smrg
558d8807b2fSmrg/* Preamble flag, which means the IB could be dropped if no context switch */
5593f012e29Smrg#define AMDGPU_IB_FLAG_PREAMBLE (1<<1)
5603f012e29Smrg
561d8807b2fSmrg/* Preempt flag, IB should set Pre_enb bit if PREEMPT flag detected */
562d8807b2fSmrg#define AMDGPU_IB_FLAG_PREEMPT (1<<2)
563d8807b2fSmrg
5647cdc0497Smrg/* The IB fence should do the L2 writeback but not invalidate any shader
5657cdc0497Smrg * caches (L2/vL1/sL1/I$). */
5667cdc0497Smrg#define AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE (1 << 3)
5677cdc0497Smrg
5683f012e29Smrgstruct drm_amdgpu_cs_chunk_ib {
569d8807b2fSmrg	__u32 _pad;
5703f012e29Smrg	/** AMDGPU_IB_FLAG_* */
571d8807b2fSmrg	__u32 flags;
5723f012e29Smrg	/** Virtual address to begin IB execution */
573d8807b2fSmrg	__u64 va_start;
5743f012e29Smrg	/** Size of submission */
575d8807b2fSmrg	__u32 ib_bytes;
5763f012e29Smrg	/** HW IP to submit to */
577d8807b2fSmrg	__u32 ip_type;
5783f012e29Smrg	/** HW IP index of the same type to submit to  */
579d8807b2fSmrg	__u32 ip_instance;
5803f012e29Smrg	/** Ring index to submit to */
581d8807b2fSmrg	__u32 ring;
5823f012e29Smrg};
5833f012e29Smrg
5843f012e29Smrgstruct drm_amdgpu_cs_chunk_dep {
585d8807b2fSmrg	__u32 ip_type;
586d8807b2fSmrg	__u32 ip_instance;
587d8807b2fSmrg	__u32 ring;
588d8807b2fSmrg	__u32 ctx_id;
589d8807b2fSmrg	__u64 handle;
5903f012e29Smrg};
5913f012e29Smrg
5923f012e29Smrgstruct drm_amdgpu_cs_chunk_fence {
593d8807b2fSmrg	__u32 handle;
594d8807b2fSmrg	__u32 offset;
595d8807b2fSmrg};
596d8807b2fSmrg
597d8807b2fSmrgstruct drm_amdgpu_cs_chunk_sem {
598d8807b2fSmrg	__u32 handle;
5993f012e29Smrg};
6003f012e29Smrg
60100a23bdaSmrg#define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ	0
60200a23bdaSmrg#define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD	1
60300a23bdaSmrg#define AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD	2
60400a23bdaSmrg
60500a23bdaSmrgunion drm_amdgpu_fence_to_handle {
60600a23bdaSmrg	struct {
60700a23bdaSmrg		struct drm_amdgpu_fence fence;
60800a23bdaSmrg		__u32 what;
60900a23bdaSmrg		__u32 pad;
61000a23bdaSmrg	} in;
61100a23bdaSmrg	struct {
61200a23bdaSmrg		__u32 handle;
61300a23bdaSmrg	} out;
61400a23bdaSmrg};
61500a23bdaSmrg
6163f012e29Smrgstruct drm_amdgpu_cs_chunk_data {
6173f012e29Smrg	union {
6183f012e29Smrg		struct drm_amdgpu_cs_chunk_ib		ib_data;
6193f012e29Smrg		struct drm_amdgpu_cs_chunk_fence	fence_data;
6203f012e29Smrg	};
6213f012e29Smrg};
6223f012e29Smrg
6233f012e29Smrg/**
6243f012e29Smrg *  Query h/w info: Flag that this is integrated (a.h.a. fusion) GPU
6253f012e29Smrg *
6263f012e29Smrg */
6273f012e29Smrg#define AMDGPU_IDS_FLAGS_FUSION         0x1
628d8807b2fSmrg#define AMDGPU_IDS_FLAGS_PREEMPTION     0x2
6293f012e29Smrg
6303f012e29Smrg/* indicate if acceleration can be working */
6313f012e29Smrg#define AMDGPU_INFO_ACCEL_WORKING		0x00
6323f012e29Smrg/* get the crtc_id from the mode object id? */
6333f012e29Smrg#define AMDGPU_INFO_CRTC_FROM_ID		0x01
6343f012e29Smrg/* query hw IP info */
6353f012e29Smrg#define AMDGPU_INFO_HW_IP_INFO			0x02
6363f012e29Smrg/* query hw IP instance count for the specified type */
6373f012e29Smrg#define AMDGPU_INFO_HW_IP_COUNT			0x03
6383f012e29Smrg/* timestamp for GL_ARB_timer_query */
6393f012e29Smrg#define AMDGPU_INFO_TIMESTAMP			0x05
6403f012e29Smrg/* Query the firmware version */
6413f012e29Smrg#define AMDGPU_INFO_FW_VERSION			0x0e
6423f012e29Smrg	/* Subquery id: Query VCE firmware version */
6433f012e29Smrg	#define AMDGPU_INFO_FW_VCE		0x1
6443f012e29Smrg	/* Subquery id: Query UVD firmware version */
6453f012e29Smrg	#define AMDGPU_INFO_FW_UVD		0x2
6463f012e29Smrg	/* Subquery id: Query GMC firmware version */
6473f012e29Smrg	#define AMDGPU_INFO_FW_GMC		0x03
6483f012e29Smrg	/* Subquery id: Query GFX ME firmware version */
6493f012e29Smrg	#define AMDGPU_INFO_FW_GFX_ME		0x04
6503f012e29Smrg	/* Subquery id: Query GFX PFP firmware version */
6513f012e29Smrg	#define AMDGPU_INFO_FW_GFX_PFP		0x05
6523f012e29Smrg	/* Subquery id: Query GFX CE firmware version */
6533f012e29Smrg	#define AMDGPU_INFO_FW_GFX_CE		0x06
6543f012e29Smrg	/* Subquery id: Query GFX RLC firmware version */
6553f012e29Smrg	#define AMDGPU_INFO_FW_GFX_RLC		0x07
6563f012e29Smrg	/* Subquery id: Query GFX MEC firmware version */
6573f012e29Smrg	#define AMDGPU_INFO_FW_GFX_MEC		0x08
6583f012e29Smrg	/* Subquery id: Query SMC firmware version */
6593f012e29Smrg	#define AMDGPU_INFO_FW_SMC		0x0a
6603f012e29Smrg	/* Subquery id: Query SDMA firmware version */
6613f012e29Smrg	#define AMDGPU_INFO_FW_SDMA		0x0b
662d8807b2fSmrg	/* Subquery id: Query PSP SOS firmware version */
663d8807b2fSmrg	#define AMDGPU_INFO_FW_SOS		0x0c
664d8807b2fSmrg	/* Subquery id: Query PSP ASD firmware version */
665d8807b2fSmrg	#define AMDGPU_INFO_FW_ASD		0x0d
6667cdc0497Smrg	/* Subquery id: Query VCN firmware version */
6677cdc0497Smrg	#define AMDGPU_INFO_FW_VCN		0x0e
6687cdc0497Smrg	/* Subquery id: Query GFX RLC SRLC firmware version */
6697cdc0497Smrg	#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL 0x0f
6707cdc0497Smrg	/* Subquery id: Query GFX RLC SRLG firmware version */
6717cdc0497Smrg	#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM 0x10
6727cdc0497Smrg	/* Subquery id: Query GFX RLC SRLS firmware version */
6737cdc0497Smrg	#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM 0x11
6746532f28eSmrg	/* Subquery id: Query DMCU firmware version */
6756532f28eSmrg	#define AMDGPU_INFO_FW_DMCU		0x12
6763f012e29Smrg/* number of bytes moved for TTM migration */
6773f012e29Smrg#define AMDGPU_INFO_NUM_BYTES_MOVED		0x0f
6783f012e29Smrg/* the used VRAM size */
6793f012e29Smrg#define AMDGPU_INFO_VRAM_USAGE			0x10
6803f012e29Smrg/* the used GTT size */
6813f012e29Smrg#define AMDGPU_INFO_GTT_USAGE			0x11
6823f012e29Smrg/* Information about GDS, etc. resource configuration */
6833f012e29Smrg#define AMDGPU_INFO_GDS_CONFIG			0x13
6843f012e29Smrg/* Query information about VRAM and GTT domains */
6853f012e29Smrg#define AMDGPU_INFO_VRAM_GTT			0x14
6863f012e29Smrg/* Query information about register in MMR address space*/
6873f012e29Smrg#define AMDGPU_INFO_READ_MMR_REG		0x15
6883f012e29Smrg/* Query information about device: rev id, family, etc. */
6893f012e29Smrg#define AMDGPU_INFO_DEV_INFO			0x16
6903f012e29Smrg/* visible vram usage */
6913f012e29Smrg#define AMDGPU_INFO_VIS_VRAM_USAGE		0x17
692d8807b2fSmrg/* number of TTM buffer evictions */
693d8807b2fSmrg#define AMDGPU_INFO_NUM_EVICTIONS		0x18
694d8807b2fSmrg/* Query memory about VRAM and GTT domains */
695d8807b2fSmrg#define AMDGPU_INFO_MEMORY			0x19
696d8807b2fSmrg/* Query vce clock table */
697d8807b2fSmrg#define AMDGPU_INFO_VCE_CLOCK_TABLE		0x1A
698d8807b2fSmrg/* Query vbios related information */
699d8807b2fSmrg#define AMDGPU_INFO_VBIOS			0x1B
700d8807b2fSmrg	/* Subquery id: Query vbios size */
701d8807b2fSmrg	#define AMDGPU_INFO_VBIOS_SIZE		0x1
702d8807b2fSmrg	/* Subquery id: Query vbios image */
703d8807b2fSmrg	#define AMDGPU_INFO_VBIOS_IMAGE		0x2
704d8807b2fSmrg/* Query UVD handles */
705d8807b2fSmrg#define AMDGPU_INFO_NUM_HANDLES			0x1C
706d8807b2fSmrg/* Query sensor related information */
707d8807b2fSmrg#define AMDGPU_INFO_SENSOR			0x1D
708d8807b2fSmrg	/* Subquery id: Query GPU shader clock */
709d8807b2fSmrg	#define AMDGPU_INFO_SENSOR_GFX_SCLK		0x1
710d8807b2fSmrg	/* Subquery id: Query GPU memory clock */
711d8807b2fSmrg	#define AMDGPU_INFO_SENSOR_GFX_MCLK		0x2
712d8807b2fSmrg	/* Subquery id: Query GPU temperature */
713d8807b2fSmrg	#define AMDGPU_INFO_SENSOR_GPU_TEMP		0x3
714d8807b2fSmrg	/* Subquery id: Query GPU load */
715d8807b2fSmrg	#define AMDGPU_INFO_SENSOR_GPU_LOAD		0x4
716d8807b2fSmrg	/* Subquery id: Query average GPU power	*/
717d8807b2fSmrg	#define AMDGPU_INFO_SENSOR_GPU_AVG_POWER	0x5
718d8807b2fSmrg	/* Subquery id: Query northbridge voltage */
719d8807b2fSmrg	#define AMDGPU_INFO_SENSOR_VDDNB		0x6
720d8807b2fSmrg	/* Subquery id: Query graphics voltage */
721d8807b2fSmrg	#define AMDGPU_INFO_SENSOR_VDDGFX		0x7
7227cdc0497Smrg	/* Subquery id: Query GPU stable pstate shader clock */
7237cdc0497Smrg	#define AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK		0x8
7247cdc0497Smrg	/* Subquery id: Query GPU stable pstate memory clock */
7257cdc0497Smrg	#define AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK		0x9
726d8807b2fSmrg/* Number of VRAM page faults on CPU access. */
727d8807b2fSmrg#define AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS	0x1E
72800a23bdaSmrg#define AMDGPU_INFO_VRAM_LOST_COUNTER		0x1F
7293f012e29Smrg
7303f012e29Smrg#define AMDGPU_INFO_MMR_SE_INDEX_SHIFT	0
7313f012e29Smrg#define AMDGPU_INFO_MMR_SE_INDEX_MASK	0xff
7323f012e29Smrg#define AMDGPU_INFO_MMR_SH_INDEX_SHIFT	8
7333f012e29Smrg#define AMDGPU_INFO_MMR_SH_INDEX_MASK	0xff
7343f012e29Smrg
735037b3c26Smrgstruct drm_amdgpu_query_fw {
736037b3c26Smrg	/** AMDGPU_INFO_FW_* */
737d8807b2fSmrg	__u32 fw_type;
738037b3c26Smrg	/**
739037b3c26Smrg	 * Index of the IP if there are more IPs of
740037b3c26Smrg	 * the same type.
741037b3c26Smrg	 */
742d8807b2fSmrg	__u32 ip_instance;
743037b3c26Smrg	/**
744037b3c26Smrg	 * Index of the engine. Whether this is used depends
745037b3c26Smrg	 * on the firmware type. (e.g. MEC, SDMA)
746037b3c26Smrg	 */
747d8807b2fSmrg	__u32 index;
748d8807b2fSmrg	__u32 _pad;
749037b3c26Smrg};
750037b3c26Smrg
7513f012e29Smrg/* Input structure for the INFO ioctl */
7523f012e29Smrgstruct drm_amdgpu_info {
7533f012e29Smrg	/* Where the return value will be stored */
754d8807b2fSmrg	__u64 return_pointer;
7553f012e29Smrg	/* The size of the return value. Just like "size" in "snprintf",
7563f012e29Smrg	 * it limits how many bytes the kernel can write. */
757d8807b2fSmrg	__u32 return_size;
7583f012e29Smrg	/* The query request id. */
759d8807b2fSmrg	__u32 query;
7603f012e29Smrg
7613f012e29Smrg	union {
7623f012e29Smrg		struct {
763d8807b2fSmrg			__u32 id;
764d8807b2fSmrg			__u32 _pad;
7653f012e29Smrg		} mode_crtc;
7663f012e29Smrg
7673f012e29Smrg		struct {
7683f012e29Smrg			/** AMDGPU_HW_IP_* */
769d8807b2fSmrg			__u32 type;
7703f012e29Smrg			/**
7713f012e29Smrg			 * Index of the IP if there are more IPs of the same
7723f012e29Smrg			 * type. Ignored by AMDGPU_INFO_HW_IP_COUNT.
7733f012e29Smrg			 */
774d8807b2fSmrg			__u32 ip_instance;
7753f012e29Smrg		} query_hw_ip;
7763f012e29Smrg
7773f012e29Smrg		struct {
778d8807b2fSmrg			__u32 dword_offset;
7793f012e29Smrg			/** number of registers to read */
780d8807b2fSmrg			__u32 count;
781d8807b2fSmrg			__u32 instance;
7823f012e29Smrg			/** For future use, no flags defined so far */
783d8807b2fSmrg			__u32 flags;
7843f012e29Smrg		} read_mmr_reg;
7853f012e29Smrg
786037b3c26Smrg		struct drm_amdgpu_query_fw query_fw;
787d8807b2fSmrg
788d8807b2fSmrg		struct {
789d8807b2fSmrg			__u32 type;
790d8807b2fSmrg			__u32 offset;
791d8807b2fSmrg		} vbios_info;
792d8807b2fSmrg
793d8807b2fSmrg		struct {
794d8807b2fSmrg			__u32 type;
795d8807b2fSmrg		} sensor_info;
7963f012e29Smrg	};
7973f012e29Smrg};
7983f012e29Smrg
7993f012e29Smrgstruct drm_amdgpu_info_gds {
8003f012e29Smrg	/** GDS GFX partition size */
801d8807b2fSmrg	__u32 gds_gfx_partition_size;
8023f012e29Smrg	/** GDS compute partition size */
803d8807b2fSmrg	__u32 compute_partition_size;
8043f012e29Smrg	/** total GDS memory size */
805d8807b2fSmrg	__u32 gds_total_size;
8063f012e29Smrg	/** GWS size per GFX partition */
807d8807b2fSmrg	__u32 gws_per_gfx_partition;
8083f012e29Smrg	/** GSW size per compute partition */
809d8807b2fSmrg	__u32 gws_per_compute_partition;
8103f012e29Smrg	/** OA size per GFX partition */
811d8807b2fSmrg	__u32 oa_per_gfx_partition;
8123f012e29Smrg	/** OA size per compute partition */
813d8807b2fSmrg	__u32 oa_per_compute_partition;
814d8807b2fSmrg	__u32 _pad;
8153f012e29Smrg};
8163f012e29Smrg
8173f012e29Smrgstruct drm_amdgpu_info_vram_gtt {
818d8807b2fSmrg	__u64 vram_size;
819d8807b2fSmrg	__u64 vram_cpu_accessible_size;
820d8807b2fSmrg	__u64 gtt_size;
821d8807b2fSmrg};
822d8807b2fSmrg
823d8807b2fSmrgstruct drm_amdgpu_heap_info {
824d8807b2fSmrg	/** max. physical memory */
825d8807b2fSmrg	__u64 total_heap_size;
826d8807b2fSmrg
827d8807b2fSmrg	/** Theoretical max. available memory in the given heap */
828d8807b2fSmrg	__u64 usable_heap_size;
829d8807b2fSmrg
830d8807b2fSmrg	/**
831d8807b2fSmrg	 * Number of bytes allocated in the heap. This includes all processes
832d8807b2fSmrg	 * and private allocations in the kernel. It changes when new buffers
833d8807b2fSmrg	 * are allocated, freed, and moved. It cannot be larger than
834d8807b2fSmrg	 * heap_size.
835d8807b2fSmrg	 */
836d8807b2fSmrg	__u64 heap_usage;
837d8807b2fSmrg
838d8807b2fSmrg	/**
839d8807b2fSmrg	 * Theoretical possible max. size of buffer which
840d8807b2fSmrg	 * could be allocated in the given heap
841d8807b2fSmrg	 */
842d8807b2fSmrg	__u64 max_allocation;
843d8807b2fSmrg};
844d8807b2fSmrg
845d8807b2fSmrgstruct drm_amdgpu_memory_info {
846d8807b2fSmrg	struct drm_amdgpu_heap_info vram;
847d8807b2fSmrg	struct drm_amdgpu_heap_info cpu_accessible_vram;
848d8807b2fSmrg	struct drm_amdgpu_heap_info gtt;
8493f012e29Smrg};
8503f012e29Smrg
8513f012e29Smrgstruct drm_amdgpu_info_firmware {
852d8807b2fSmrg	__u32 ver;
853d8807b2fSmrg	__u32 feature;
8543f012e29Smrg};
8553f012e29Smrg
8563f012e29Smrg#define AMDGPU_VRAM_TYPE_UNKNOWN 0
8573f012e29Smrg#define AMDGPU_VRAM_TYPE_GDDR1 1
8583f012e29Smrg#define AMDGPU_VRAM_TYPE_DDR2  2
8593f012e29Smrg#define AMDGPU_VRAM_TYPE_GDDR3 3
8603f012e29Smrg#define AMDGPU_VRAM_TYPE_GDDR4 4
8613f012e29Smrg#define AMDGPU_VRAM_TYPE_GDDR5 5
8623f012e29Smrg#define AMDGPU_VRAM_TYPE_HBM   6
8633f012e29Smrg#define AMDGPU_VRAM_TYPE_DDR3  7
8647cdc0497Smrg#define AMDGPU_VRAM_TYPE_DDR4  8
8653f012e29Smrg
8663f012e29Smrgstruct drm_amdgpu_info_device {
8673f012e29Smrg	/** PCI Device ID */
868d8807b2fSmrg	__u32 device_id;
8693f012e29Smrg	/** Internal chip revision: A0, A1, etc.) */
870d8807b2fSmrg	__u32 chip_rev;
871d8807b2fSmrg	__u32 external_rev;
8723f012e29Smrg	/** Revision id in PCI Config space */
873d8807b2fSmrg	__u32 pci_rev;
874d8807b2fSmrg	__u32 family;
875d8807b2fSmrg	__u32 num_shader_engines;
876d8807b2fSmrg	__u32 num_shader_arrays_per_engine;
8773f012e29Smrg	/* in KHz */
878d8807b2fSmrg	__u32 gpu_counter_freq;
879d8807b2fSmrg	__u64 max_engine_clock;
880d8807b2fSmrg	__u64 max_memory_clock;
8813f012e29Smrg	/* cu information */
882d8807b2fSmrg	__u32 cu_active_number;
88300a23bdaSmrg	/* NOTE: cu_ao_mask is INVALID, DON'T use it */
884d8807b2fSmrg	__u32 cu_ao_mask;
885d8807b2fSmrg	__u32 cu_bitmap[4][4];
8863f012e29Smrg	/** Render backend pipe mask. One render backend is CB+DB. */
887d8807b2fSmrg	__u32 enabled_rb_pipes_mask;
888d8807b2fSmrg	__u32 num_rb_pipes;
889d8807b2fSmrg	__u32 num_hw_gfx_contexts;
890d8807b2fSmrg	__u32 _pad;
891d8807b2fSmrg	__u64 ids_flags;
8923f012e29Smrg	/** Starting virtual address for UMDs. */
893d8807b2fSmrg	__u64 virtual_address_offset;
8943f012e29Smrg	/** The maximum virtual address */
895d8807b2fSmrg	__u64 virtual_address_max;
8963f012e29Smrg	/** Required alignment of virtual addresses. */
897d8807b2fSmrg	__u32 virtual_address_alignment;
8983f012e29Smrg	/** Page table entry - fragment size */
899d8807b2fSmrg	__u32 pte_fragment_size;
900d8807b2fSmrg	__u32 gart_page_size;
9013f012e29Smrg	/** constant engine ram size*/
902d8807b2fSmrg	__u32 ce_ram_size;
9033f012e29Smrg	/** video memory type info*/
904d8807b2fSmrg	__u32 vram_type;
9053f012e29Smrg	/** video memory bit width*/
906d8807b2fSmrg	__u32 vram_bit_width;
9073f012e29Smrg	/* vce harvesting instance */
908d8807b2fSmrg	__u32 vce_harvest_config;
909d8807b2fSmrg	/* gfx double offchip LDS buffers */
910d8807b2fSmrg	__u32 gc_double_offchip_lds_buf;
911d8807b2fSmrg	/* NGG Primitive Buffer */
912d8807b2fSmrg	__u64 prim_buf_gpu_addr;
913d8807b2fSmrg	/* NGG Position Buffer */
914d8807b2fSmrg	__u64 pos_buf_gpu_addr;
915d8807b2fSmrg	/* NGG Control Sideband */
916d8807b2fSmrg	__u64 cntl_sb_buf_gpu_addr;
917d8807b2fSmrg	/* NGG Parameter Cache */
918d8807b2fSmrg	__u64 param_buf_gpu_addr;
919d8807b2fSmrg	__u32 prim_buf_size;
920d8807b2fSmrg	__u32 pos_buf_size;
921d8807b2fSmrg	__u32 cntl_sb_buf_size;
922d8807b2fSmrg	__u32 param_buf_size;
923d8807b2fSmrg	/* wavefront size*/
924d8807b2fSmrg	__u32 wave_front_size;
925d8807b2fSmrg	/* shader visible vgprs*/
926d8807b2fSmrg	__u32 num_shader_visible_vgprs;
927d8807b2fSmrg	/* CU per shader array*/
928d8807b2fSmrg	__u32 num_cu_per_sh;
929d8807b2fSmrg	/* number of tcc blocks*/
930d8807b2fSmrg	__u32 num_tcc_blocks;
931d8807b2fSmrg	/* gs vgt table depth*/
932d8807b2fSmrg	__u32 gs_vgt_table_depth;
933d8807b2fSmrg	/* gs primitive buffer depth*/
934d8807b2fSmrg	__u32 gs_prim_buffer_depth;
935d8807b2fSmrg	/* max gs wavefront per vgt*/
936d8807b2fSmrg	__u32 max_gs_waves_per_vgt;
937d8807b2fSmrg	__u32 _pad1;
93800a23bdaSmrg	/* always on cu bitmap */
93900a23bdaSmrg	__u32 cu_ao_bitmap[4][4];
94000a23bdaSmrg	/** Starting high virtual address for UMDs. */
94100a23bdaSmrg	__u64 high_va_offset;
94200a23bdaSmrg	/** The maximum high virtual address */
94300a23bdaSmrg	__u64 high_va_max;
9443f012e29Smrg};
9453f012e29Smrg
9463f012e29Smrgstruct drm_amdgpu_info_hw_ip {
9473f012e29Smrg	/** Version of h/w IP */
948d8807b2fSmrg	__u32  hw_ip_version_major;
949d8807b2fSmrg	__u32  hw_ip_version_minor;
9503f012e29Smrg	/** Capabilities */
951d8807b2fSmrg	__u64  capabilities_flags;
9523f012e29Smrg	/** command buffer address start alignment*/
953d8807b2fSmrg	__u32  ib_start_alignment;
9543f012e29Smrg	/** command buffer size alignment*/
955d8807b2fSmrg	__u32  ib_size_alignment;
9563f012e29Smrg	/** Bitmask of available rings. Bit 0 means ring 0, etc. */
957d8807b2fSmrg	__u32  available_rings;
958d8807b2fSmrg	__u32  _pad;
959d8807b2fSmrg};
960d8807b2fSmrg
961d8807b2fSmrgstruct drm_amdgpu_info_num_handles {
962d8807b2fSmrg	/** Max handles as supported by firmware for UVD */
963d8807b2fSmrg	__u32  uvd_max_handles;
964d8807b2fSmrg	/** Handles currently in use for UVD */
965d8807b2fSmrg	__u32  uvd_used_handles;
966d8807b2fSmrg};
967d8807b2fSmrg
968d8807b2fSmrg#define AMDGPU_VCE_CLOCK_TABLE_ENTRIES		6
969d8807b2fSmrg
970d8807b2fSmrgstruct drm_amdgpu_info_vce_clock_table_entry {
971d8807b2fSmrg	/** System clock */
972d8807b2fSmrg	__u32 sclk;
973d8807b2fSmrg	/** Memory clock */
974d8807b2fSmrg	__u32 mclk;
975d8807b2fSmrg	/** VCE clock */
976d8807b2fSmrg	__u32 eclk;
977d8807b2fSmrg	__u32 pad;
978d8807b2fSmrg};
979d8807b2fSmrg
980d8807b2fSmrgstruct drm_amdgpu_info_vce_clock_table {
981d8807b2fSmrg	struct drm_amdgpu_info_vce_clock_table_entry entries[AMDGPU_VCE_CLOCK_TABLE_ENTRIES];
982d8807b2fSmrg	__u32 num_valid_entries;
983d8807b2fSmrg	__u32 pad;
9843f012e29Smrg};
9853f012e29Smrg
9863f012e29Smrg/*
9873f012e29Smrg * Supported GPU families
9883f012e29Smrg */
9893f012e29Smrg#define AMDGPU_FAMILY_UNKNOWN			0
990d8807b2fSmrg#define AMDGPU_FAMILY_SI			110 /* Hainan, Oland, Verde, Pitcairn, Tahiti */
9913f012e29Smrg#define AMDGPU_FAMILY_CI			120 /* Bonaire, Hawaii */
9923f012e29Smrg#define AMDGPU_FAMILY_KV			125 /* Kaveri, Kabini, Mullins */
9933f012e29Smrg#define AMDGPU_FAMILY_VI			130 /* Iceland, Tonga */
994037b3c26Smrg#define AMDGPU_FAMILY_CZ			135 /* Carrizo, Stoney */
995d8807b2fSmrg#define AMDGPU_FAMILY_AI			141 /* Vega10 */
996d8807b2fSmrg#define AMDGPU_FAMILY_RV			142 /* Raven */
997037b3c26Smrg
998037b3c26Smrg#if defined(__cplusplus)
999037b3c26Smrg}
1000037b3c26Smrg#endif
10013f012e29Smrg
10023f012e29Smrg#endif
1003