radeon.h revision 18781e08
1de2362d3Smrg/* 2de2362d3Smrg * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and 3de2362d3Smrg * VA Linux Systems Inc., Fremont, California. 4de2362d3Smrg * 5de2362d3Smrg * All Rights Reserved. 6de2362d3Smrg * 7de2362d3Smrg * Permission is hereby granted, free of charge, to any person obtaining 8de2362d3Smrg * a copy of this software and associated documentation files (the 9de2362d3Smrg * "Software"), to deal in the Software without restriction, including 10de2362d3Smrg * without limitation on the rights to use, copy, modify, merge, 11de2362d3Smrg * publish, distribute, sublicense, and/or sell copies of the Software, 12de2362d3Smrg * and to permit persons to whom the Software is furnished to do so, 13de2362d3Smrg * subject to the following conditions: 14de2362d3Smrg * 15de2362d3Smrg * The above copyright notice and this permission notice (including the 16de2362d3Smrg * next paragraph) shall be included in all copies or substantial 17de2362d3Smrg * portions of the Software. 18de2362d3Smrg * 19de2362d3Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 20de2362d3Smrg * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21de2362d3Smrg * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 22de2362d3Smrg * NON-INFRINGEMENT. IN NO EVENT SHALL ATI, VA LINUX SYSTEMS AND/OR 23de2362d3Smrg * THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 24de2362d3Smrg * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 25de2362d3Smrg * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 26de2362d3Smrg * DEALINGS IN THE SOFTWARE. 27de2362d3Smrg */ 28de2362d3Smrg 29de2362d3Smrg/* 30de2362d3Smrg * Authors: 31de2362d3Smrg * Kevin E. Martin <martin@xfree86.org> 32de2362d3Smrg * Rickard E. Faith <faith@valinux.com> 33de2362d3Smrg * Alan Hourihane <alanh@fairlite.demon.co.uk> 34de2362d3Smrg * 35de2362d3Smrg */ 36de2362d3Smrg 37de2362d3Smrg#ifndef _RADEON_H_ 38de2362d3Smrg#define _RADEON_H_ 39de2362d3Smrg 40de2362d3Smrg#include <stdlib.h> /* For abs() */ 41de2362d3Smrg#include <unistd.h> /* For usleep() */ 42de2362d3Smrg#include <sys/time.h> /* For gettimeofday() */ 43de2362d3Smrg 44de2362d3Smrg#include "config.h" 45de2362d3Smrg 46de2362d3Smrg#include "xf86str.h" 47de2362d3Smrg#include "compiler.h" 48de2362d3Smrg 49de2362d3Smrg /* PCI support */ 50de2362d3Smrg#include "xf86Pci.h" 51de2362d3Smrg 52de2362d3Smrg#include "exa.h" 53de2362d3Smrg 54de2362d3Smrg /* Exa and Cursor Support */ 55de2362d3Smrg#include "xf86Cursor.h" 56de2362d3Smrg 57de2362d3Smrg /* DDC support */ 58de2362d3Smrg#include "xf86DDC.h" 59de2362d3Smrg 60de2362d3Smrg /* Xv support */ 61de2362d3Smrg#include "xf86xv.h" 62de2362d3Smrg 63de2362d3Smrg#include "radeon_probe.h" 64de2362d3Smrg 65de2362d3Smrg /* DRI support */ 66de2362d3Smrg#include "xf86drm.h" 67de2362d3Smrg#include "radeon_drm.h" 68de2362d3Smrg 6918781e08Smrg#ifndef RADEON_GEM_NO_CPU_ACCESS 7018781e08Smrg#define RADEON_GEM_NO_CPU_ACCESS (1 << 4) 7118781e08Smrg#endif 7218781e08Smrg 73de2362d3Smrg#ifdef DAMAGE 74de2362d3Smrg#include "damage.h" 75de2362d3Smrg#include "globals.h" 76de2362d3Smrg#endif 77de2362d3Smrg 78de2362d3Smrg#include "xf86Crtc.h" 79de2362d3Smrg#include "X11/Xatom.h" 80de2362d3Smrg 81de2362d3Smrg#include "radeon_bo.h" 82de2362d3Smrg#include "radeon_cs.h" 83de2362d3Smrg#include "radeon_dri2.h" 84de2362d3Smrg#include "drmmode_display.h" 85de2362d3Smrg#include "radeon_surface.h" 86de2362d3Smrg 87de2362d3Smrg /* Render support */ 88de2362d3Smrg#ifdef RENDER 89de2362d3Smrg#include "picturestr.h" 90de2362d3Smrg#endif 91de2362d3Smrg 92de2362d3Smrg#include "compat-api.h" 93de2362d3Smrg 94de2362d3Smrg#include "simple_list.h" 95de2362d3Smrg#include "atipcirename.h" 96de2362d3Smrg 9718781e08Smrgstruct _SyncFence; 9818781e08Smrg 9918781e08Smrg#ifndef HAVE_REGIONDUPLICATE 10018781e08Smrg 10118781e08Smrgstatic inline RegionPtr 10218781e08SmrgRegionDuplicate(RegionPtr pOld) 10318781e08Smrg{ 10418781e08Smrg RegionPtr pNew; 10518781e08Smrg 10618781e08Smrg pNew = RegionCreate(&pOld->extents, 0); 10718781e08Smrg if (!pNew) 10818781e08Smrg return NULL; 10918781e08Smrg if (!RegionCopy(pNew, pOld)) { 11018781e08Smrg RegionDestroy(pNew); 11118781e08Smrg return NULL; 11218781e08Smrg } 11318781e08Smrg return pNew; 11418781e08Smrg} 11518781e08Smrg 11618781e08Smrg#endif 11718781e08Smrg 118de2362d3Smrg#ifndef MAX 119de2362d3Smrg#define MAX(a,b) ((a)>(b)?(a):(b)) 120de2362d3Smrg#endif 121de2362d3Smrg#ifndef MIN 122de2362d3Smrg#define MIN(a,b) ((a)>(b)?(b):(a)) 123de2362d3Smrg#endif 124de2362d3Smrg 125de2362d3Smrg#if HAVE_BYTESWAP_H 126de2362d3Smrg#include <byteswap.h> 127de2362d3Smrg#elif defined(USE_SYS_ENDIAN_H) 128de2362d3Smrg#include <sys/endian.h> 129de2362d3Smrg#else 130de2362d3Smrg#define bswap_16(value) \ 131de2362d3Smrg ((((value) & 0xff) << 8) | ((value) >> 8)) 132de2362d3Smrg 133de2362d3Smrg#define bswap_32(value) \ 134de2362d3Smrg (((uint32_t)bswap_16((uint16_t)((value) & 0xffff)) << 16) | \ 135de2362d3Smrg (uint32_t)bswap_16((uint16_t)((value) >> 16))) 136de2362d3Smrg 137de2362d3Smrg#define bswap_64(value) \ 138de2362d3Smrg (((uint64_t)bswap_32((uint32_t)((value) & 0xffffffff)) \ 139de2362d3Smrg << 32) | \ 140de2362d3Smrg (uint64_t)bswap_32((uint32_t)((value) >> 32))) 141de2362d3Smrg#endif 142de2362d3Smrg 143de2362d3Smrg#if X_BYTE_ORDER == X_BIG_ENDIAN 144de2362d3Smrg#define le32_to_cpu(x) bswap_32(x) 145de2362d3Smrg#define le16_to_cpu(x) bswap_16(x) 146de2362d3Smrg#define cpu_to_le32(x) bswap_32(x) 147de2362d3Smrg#define cpu_to_le16(x) bswap_16(x) 148de2362d3Smrg#else 149de2362d3Smrg#define le32_to_cpu(x) (x) 150de2362d3Smrg#define le16_to_cpu(x) (x) 151de2362d3Smrg#define cpu_to_le32(x) (x) 152de2362d3Smrg#define cpu_to_le16(x) (x) 153de2362d3Smrg#endif 154de2362d3Smrg 155de2362d3Smrg/* Provide substitutes for gcc's __FUNCTION__ on other compilers */ 156de2362d3Smrg#if !defined(__GNUC__) && !defined(__FUNCTION__) 157de2362d3Smrg# define __FUNCTION__ __func__ /* C99 */ 158de2362d3Smrg#endif 159de2362d3Smrg 160de2362d3Smrgtypedef enum { 16118781e08Smrg OPTION_ACCEL, 162de2362d3Smrg OPTION_SW_CURSOR, 163de2362d3Smrg OPTION_PAGE_FLIP, 164de2362d3Smrg OPTION_EXA_PIXMAPS, 165de2362d3Smrg OPTION_COLOR_TILING, 166de2362d3Smrg OPTION_COLOR_TILING_2D, 167de2362d3Smrg#ifdef RENDER 168de2362d3Smrg OPTION_RENDER_ACCEL, 169de2362d3Smrg OPTION_SUBPIXEL_ORDER, 170de2362d3Smrg#endif 171de2362d3Smrg OPTION_ACCELMETHOD, 172de2362d3Smrg OPTION_EXA_VSYNC, 173de2362d3Smrg OPTION_ZAPHOD_HEADS, 17418781e08Smrg OPTION_SWAPBUFFERS_WAIT, 17518781e08Smrg OPTION_DELETE_DP12, 17618781e08Smrg OPTION_DRI3, 17718781e08Smrg OPTION_DRI, 17818781e08Smrg OPTION_SHADOW_PRIMARY, 17918781e08Smrg OPTION_TEAR_FREE, 180de2362d3Smrg} RADEONOpts; 181de2362d3Smrg 182de2362d3Smrg 18318781e08Smrg#if XF86_CRTC_VERSION >= 5 18418781e08Smrg#define RADEON_PIXMAP_SHARING 1 18518781e08Smrg#endif 1860d16fef4Smrg 187de2362d3Smrg#define RADEON_VSYNC_TIMEOUT 20000 /* Maximum wait for VSYNC (in usecs) */ 188de2362d3Smrg 189de2362d3Smrg/* Buffer are aligned on 4096 byte boundaries */ 190de2362d3Smrg#define RADEON_GPU_PAGE_SIZE 4096 191de2362d3Smrg#define RADEON_BUFFER_ALIGN (RADEON_GPU_PAGE_SIZE - 1) 19218781e08Smrg 193de2362d3Smrg 194de2362d3Smrg#define xFixedToFloat(f) (((float) (f)) / 65536) 195de2362d3Smrg 196de2362d3Smrg#define RADEON_LOGLEVEL_DEBUG 4 197de2362d3Smrg 198de2362d3Smrg/* for Xv, outputs */ 199de2362d3Smrg#define MAKE_ATOM(a) MakeAtom(a, sizeof(a) - 1, TRUE) 200de2362d3Smrg 201de2362d3Smrg/* Other macros */ 202de2362d3Smrg#define RADEON_ARRAY_SIZE(x) (sizeof(x)/sizeof(x[0])) 203de2362d3Smrg#define RADEON_ALIGN(x,bytes) (((x) + ((bytes) - 1)) & ~((bytes) - 1)) 204de2362d3Smrg#define RADEONPTR(pScrn) ((RADEONInfoPtr)(pScrn)->driverPrivate) 205de2362d3Smrg 206de2362d3Smrg#define IS_RV100_VARIANT ((info->ChipFamily == CHIP_FAMILY_RV100) || \ 207de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV200) || \ 208de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS100) || \ 209de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS200) || \ 210de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV250) || \ 211de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV280) || \ 212de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS300)) 213de2362d3Smrg 214de2362d3Smrg 215de2362d3Smrg#define IS_R300_VARIANT ((info->ChipFamily == CHIP_FAMILY_R300) || \ 216de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV350) || \ 217de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_R350) || \ 218de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV380) || \ 219de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_R420) || \ 220de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV410) || \ 221de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS400) || \ 222de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS480)) 223de2362d3Smrg 224de2362d3Smrg#define IS_AVIVO_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV515)) 225de2362d3Smrg 226de2362d3Smrg#define IS_DCE3_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV620)) 227de2362d3Smrg 228de2362d3Smrg#define IS_DCE32_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV730)) 229de2362d3Smrg 230de2362d3Smrg#define IS_DCE4_VARIANT ((info->ChipFamily >= CHIP_FAMILY_CEDAR)) 231de2362d3Smrg 232de2362d3Smrg#define IS_DCE41_VARIANT ((info->ChipFamily >= CHIP_FAMILY_PALM)) 233de2362d3Smrg 234de2362d3Smrg#define IS_DCE5_VARIANT ((info->ChipFamily >= CHIP_FAMILY_BARTS)) 235de2362d3Smrg 236de2362d3Smrg#define IS_EVERGREEN_3D (info->ChipFamily >= CHIP_FAMILY_CEDAR) 237de2362d3Smrg 238de2362d3Smrg#define IS_R600_3D (info->ChipFamily >= CHIP_FAMILY_R600) 239de2362d3Smrg 240de2362d3Smrg#define IS_R500_3D ((info->ChipFamily == CHIP_FAMILY_RV515) || \ 241de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_R520) || \ 242de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV530) || \ 243de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_R580) || \ 244de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV560) || \ 245de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV570)) 246de2362d3Smrg 24718781e08Smrg/* RS6xx, RS740 are technically R4xx as well, but the 24818781e08Smrg * clipping hardware seems to follow the r3xx restrictions 24918781e08Smrg */ 250de2362d3Smrg#define IS_R400_3D ((info->ChipFamily == CHIP_FAMILY_R420) || \ 25118781e08Smrg (info->ChipFamily == CHIP_FAMILY_RV410)) 252de2362d3Smrg 253de2362d3Smrg#define IS_R300_3D ((info->ChipFamily == CHIP_FAMILY_R300) || \ 254de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV350) || \ 255de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_R350) || \ 256de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV380) || \ 257de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_R420) || \ 258de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV410) || \ 259de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS690) || \ 260de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS600) || \ 261de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS740) || \ 262de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS400) || \ 263de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS480)) 264de2362d3Smrg 265de2362d3Smrg#define IS_R200_3D ((info->ChipFamily == CHIP_FAMILY_RV250) || \ 266de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RV280) || \ 267de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_RS300) || \ 268de2362d3Smrg (info->ChipFamily == CHIP_FAMILY_R200)) 269de2362d3Smrg 27018781e08Smrg#define CURSOR_WIDTH 64 27118781e08Smrg#define CURSOR_HEIGHT 64 2720d16fef4Smrg 27318781e08Smrg#define CURSOR_WIDTH_CIK 128 27418781e08Smrg#define CURSOR_HEIGHT_CIK 128 2750d16fef4Smrg 2760d16fef4Smrg 27718781e08Smrg#ifdef USE_GLAMOR 2780d16fef4Smrg 27918781e08Smrgstruct radeon_pixmap { 28018781e08Smrg struct radeon_surface surface; 2810d16fef4Smrg 28218781e08Smrg uint_fast32_t gpu_read; 28318781e08Smrg uint_fast32_t gpu_write; 2840d16fef4Smrg 28518781e08Smrg struct radeon_bo *bo; 28618781e08Smrg 28718781e08Smrg uint32_t tiling_flags; 28818781e08Smrg 28918781e08Smrg /* GEM handle for glamor-only pixmaps shared via DRI3 */ 29018781e08Smrg Bool handle_valid; 29118781e08Smrg uint32_t handle; 29218781e08Smrg}; 29318781e08Smrg 29418781e08Smrgextern DevPrivateKeyRec glamor_pixmap_index; 29518781e08Smrg 29618781e08Smrgstatic inline struct radeon_pixmap *radeon_get_pixmap_private(PixmapPtr pixmap) 29718781e08Smrg{ 29818781e08Smrg return dixGetPrivate(&pixmap->devPrivates, &glamor_pixmap_index); 29918781e08Smrg} 30018781e08Smrg 30118781e08Smrgstatic inline void radeon_set_pixmap_private(PixmapPtr pixmap, struct radeon_pixmap *priv) 30218781e08Smrg{ 30318781e08Smrg dixSetPrivate(&pixmap->devPrivates, &glamor_pixmap_index, priv); 30418781e08Smrg} 3050d16fef4Smrg 30618781e08Smrg#endif /* USE_GLAMOR */ 3070d16fef4Smrg 3080d16fef4Smrg 309de2362d3Smrgstruct radeon_exa_pixmap_priv { 310de2362d3Smrg struct radeon_bo *bo; 311de2362d3Smrg uint32_t tiling_flags; 312de2362d3Smrg struct radeon_surface surface; 313de2362d3Smrg Bool bo_mapped; 31418781e08Smrg Bool shared; 315de2362d3Smrg}; 316de2362d3Smrg 317de2362d3Smrg#define RADEON_2D_EXA_COPY 1 318de2362d3Smrg#define RADEON_2D_EXA_SOLID 2 319de2362d3Smrg 320de2362d3Smrgstruct radeon_2d_state { 321de2362d3Smrg int op; // 322de2362d3Smrg uint32_t dst_pitch_offset; 323de2362d3Smrg uint32_t src_pitch_offset; 324de2362d3Smrg uint32_t dp_gui_master_cntl; 325de2362d3Smrg uint32_t dp_cntl; 326de2362d3Smrg uint32_t dp_write_mask; 327de2362d3Smrg uint32_t dp_brush_frgd_clr; 328de2362d3Smrg uint32_t dp_brush_bkgd_clr; 329de2362d3Smrg uint32_t dp_src_frgd_clr; 330de2362d3Smrg uint32_t dp_src_bkgd_clr; 331de2362d3Smrg uint32_t default_sc_bottom_right; 33218781e08Smrg uint32_t dst_domain; 333de2362d3Smrg struct radeon_bo *dst_bo; 334de2362d3Smrg struct radeon_bo *src_bo; 335de2362d3Smrg}; 336de2362d3Smrg 337de2362d3Smrg#define DMA_BO_FREE_TIME 1000 338de2362d3Smrg 339de2362d3Smrgstruct radeon_dma_bo { 340de2362d3Smrg struct radeon_dma_bo *next, *prev; 341de2362d3Smrg struct radeon_bo *bo; 342de2362d3Smrg int expire_counter; 343de2362d3Smrg}; 344de2362d3Smrg 345de2362d3Smrgstruct r600_accel_object { 346de2362d3Smrg uint32_t pitch; 347de2362d3Smrg uint32_t width; 348de2362d3Smrg uint32_t height; 349de2362d3Smrg int bpp; 350de2362d3Smrg uint32_t domain; 351de2362d3Smrg struct radeon_bo *bo; 352de2362d3Smrg uint32_t tiling_flags; 353de2362d3Smrg struct radeon_surface *surface; 354de2362d3Smrg}; 355de2362d3Smrg 356de2362d3Smrgstruct radeon_vbo_object { 357de2362d3Smrg int vb_offset; 358de2362d3Smrg int vb_total; 359de2362d3Smrg uint32_t vb_size; 360de2362d3Smrg uint32_t vb_op_vert_size; 361de2362d3Smrg int32_t vb_start_op; 362de2362d3Smrg struct radeon_bo *vb_bo; 363de2362d3Smrg unsigned verts_per_op; 364de2362d3Smrg}; 365de2362d3Smrg 366de2362d3Smrgstruct radeon_accel_state { 36718781e08Smrg 368de2362d3Smrg /* Saved values for ScreenToScreenCopy */ 369de2362d3Smrg int xdir; 370de2362d3Smrg int ydir; 371de2362d3Smrg 372de2362d3Smrg /* render accel */ 373de2362d3Smrg unsigned short texW[2]; 374de2362d3Smrg unsigned short texH[2]; 375de2362d3Smrg Bool XInited3D; /* X itself has the 3D context */ 376de2362d3Smrg int num_gb_pipes; 377de2362d3Smrg Bool has_tcl; 378de2362d3Smrg Bool allowHWDFS; 379de2362d3Smrg 380de2362d3Smrg /* EXA */ 381de2362d3Smrg ExaDriverPtr exa; 382de2362d3Smrg int exaSyncMarker; 383de2362d3Smrg int exaMarkerSynced; 384de2362d3Smrg int engineMode; 385de2362d3Smrg#define EXA_ENGINEMODE_UNKNOWN 0 386de2362d3Smrg#define EXA_ENGINEMODE_2D 1 387de2362d3Smrg#define EXA_ENGINEMODE_3D 2 388de2362d3Smrg 389de2362d3Smrg int composite_op; 390de2362d3Smrg PicturePtr dst_pic; 391de2362d3Smrg PicturePtr msk_pic; 392de2362d3Smrg PicturePtr src_pic; 393de2362d3Smrg PixmapPtr dst_pix; 394de2362d3Smrg PixmapPtr msk_pix; 395de2362d3Smrg PixmapPtr src_pix; 396de2362d3Smrg Bool is_transform[2]; 397de2362d3Smrg PictTransform *transform[2]; 398de2362d3Smrg /* Whether we are tiling horizontally and vertically */ 399de2362d3Smrg Bool need_src_tile_x; 400de2362d3Smrg Bool need_src_tile_y; 401de2362d3Smrg /* Size of tiles ... set to 65536x65536 if not tiling in that direction */ 402de2362d3Smrg Bool src_tile_width; 403de2362d3Smrg Bool src_tile_height; 404de2362d3Smrg uint32_t *draw_header; 405de2362d3Smrg unsigned vtx_count; 406de2362d3Smrg unsigned num_vtx; 407de2362d3Smrg Bool vsync; 408de2362d3Smrg 409de2362d3Smrg struct radeon_vbo_object vbo; 410de2362d3Smrg struct radeon_vbo_object cbuf; 411de2362d3Smrg 412de2362d3Smrg /* where to discard IB from if we cancel operation */ 413de2362d3Smrg uint32_t ib_reset_op; 414de2362d3Smrg struct radeon_dma_bo bo_free; 415de2362d3Smrg struct radeon_dma_bo bo_wait; 416de2362d3Smrg struct radeon_dma_bo bo_reserved; 417de2362d3Smrg Bool use_vbos; 418de2362d3Smrg void (*finish_op)(ScrnInfoPtr, int); 419de2362d3Smrg // shader storage 420de2362d3Smrg struct radeon_bo *shaders_bo; 421de2362d3Smrg uint32_t solid_vs_offset; 422de2362d3Smrg uint32_t solid_ps_offset; 423de2362d3Smrg uint32_t copy_vs_offset; 424de2362d3Smrg uint32_t copy_ps_offset; 425de2362d3Smrg uint32_t comp_vs_offset; 426de2362d3Smrg uint32_t comp_ps_offset; 427de2362d3Smrg uint32_t xv_vs_offset; 428de2362d3Smrg uint32_t xv_ps_offset; 429de2362d3Smrg // shader consts 430de2362d3Smrg uint32_t solid_vs_const_offset; 431de2362d3Smrg uint32_t solid_ps_const_offset; 432de2362d3Smrg uint32_t copy_vs_const_offset; 433de2362d3Smrg uint32_t copy_ps_const_offset; 434de2362d3Smrg uint32_t comp_vs_const_offset; 435de2362d3Smrg uint32_t comp_ps_const_offset; 436de2362d3Smrg uint32_t comp_mask_ps_const_offset; 437de2362d3Smrg uint32_t xv_vs_const_offset; 438de2362d3Smrg uint32_t xv_ps_const_offset; 439de2362d3Smrg 440de2362d3Smrg //size/addr stuff 441de2362d3Smrg struct r600_accel_object src_obj[2]; 442de2362d3Smrg struct r600_accel_object dst_obj; 443de2362d3Smrg uint32_t src_size[2]; 444de2362d3Smrg uint32_t dst_size; 445de2362d3Smrg 446de2362d3Smrg uint32_t vs_size; 447de2362d3Smrg uint64_t vs_mc_addr; 448de2362d3Smrg uint32_t ps_size; 449de2362d3Smrg uint64_t ps_mc_addr; 450de2362d3Smrg 451de2362d3Smrg // solid/copy 45218781e08Smrg void *copy_area; 453de2362d3Smrg struct radeon_bo *copy_area_bo; 454de2362d3Smrg Bool same_surface; 455de2362d3Smrg int rop; 456de2362d3Smrg uint32_t planemask; 457de2362d3Smrg uint32_t fg; 458de2362d3Smrg 459de2362d3Smrg // composite 460de2362d3Smrg Bool component_alpha; 461de2362d3Smrg Bool src_alpha; 462de2362d3Smrg // vline 463de2362d3Smrg xf86CrtcPtr vline_crtc; 464de2362d3Smrg int vline_y1; 465de2362d3Smrg int vline_y2; 466de2362d3Smrg 46718781e08Smrg Bool force; 46818781e08Smrg}; 469de2362d3Smrg 47018781e08Smrgstruct radeon_client_priv { 47118781e08Smrg uint_fast32_t needs_flush; 4727314432eSmrg}; 4737314432eSmrg 474de2362d3Smrgtypedef struct { 475de2362d3Smrg EntityInfoPtr pEnt; 476de2362d3Smrg pciVideoPtr PciInfo; 477de2362d3Smrg int Chipset; 478de2362d3Smrg RADEONChipFamily ChipFamily; 47918781e08Smrg 480de2362d3Smrg Bool (*CloseScreen)(CLOSE_SCREEN_ARGS_DECL); 481de2362d3Smrg 482de2362d3Smrg void (*BlockHandler)(BLOCKHANDLER_ARGS_DECL); 483de2362d3Smrg 48418781e08Smrg void (*CreateFence) (ScreenPtr pScreen, struct _SyncFence *pFence, 48518781e08Smrg Bool initially_triggered); 4860d16fef4Smrg 487de2362d3Smrg int pix24bpp; /* Depth of pixmap for 24bpp fb */ 488de2362d3Smrg Bool dac6bits; /* Use 6 bit DAC? */ 489de2362d3Smrg 49018781e08Smrg int pixel_bytes; 491de2362d3Smrg 492de2362d3Smrg Bool directRenderingEnabled; 493de2362d3Smrg struct radeon_dri2 dri2; 494de2362d3Smrg 495de2362d3Smrg /* accel */ 496de2362d3Smrg Bool RenderAccel; /* Render */ 497de2362d3Smrg Bool allowColorTiling; 498de2362d3Smrg Bool allowColorTiling2D; 49918781e08Smrg int callback_event_type; 50018781e08Smrg uint_fast32_t gpu_flushed; 50118781e08Smrg uint_fast32_t gpu_synced; 502de2362d3Smrg struct radeon_accel_state *accel_state; 50318781e08Smrg PixmapPtr fbcon_pixmap; 504de2362d3Smrg Bool accelOn; 50518781e08Smrg Bool use_glamor; 50618781e08Smrg Bool shadow_primary; 50718781e08Smrg Bool tear_free; 508de2362d3Smrg Bool exa_pixmaps; 509de2362d3Smrg Bool exa_force_create; 510de2362d3Smrg XF86ModReqInfo exaReq; 51118781e08Smrg Bool is_fast_fb; /* use direct mapping for fast fb access */ 512de2362d3Smrg 513de2362d3Smrg unsigned int xv_max_width; 514de2362d3Smrg unsigned int xv_max_height; 515de2362d3Smrg 516de2362d3Smrg /* general */ 517de2362d3Smrg OptionInfoPtr Options; 518de2362d3Smrg 51918781e08Smrg DisplayModePtr currentMode; 520de2362d3Smrg 521de2362d3Smrg CreateScreenResourcesProcPtr CreateScreenResources; 52218781e08Smrg CreateWindowProcPtr CreateWindow; 523de2362d3Smrg 524de2362d3Smrg Bool IsSecondary; 525de2362d3Smrg 526de2362d3Smrg Bool r600_shadow_fb; 527de2362d3Smrg void *fb_shadow; 528de2362d3Smrg 529de2362d3Smrg void (*reemit_current2d)(ScrnInfoPtr pScrn, int op); // emit the current 2D state into the IB 530de2362d3Smrg struct radeon_2d_state state_2d; 531de2362d3Smrg struct radeon_bo *front_bo; 532de2362d3Smrg struct radeon_bo_manager *bufmgr; 533de2362d3Smrg struct radeon_cs_manager *csm; 534de2362d3Smrg struct radeon_cs *cs; 535de2362d3Smrg 536de2362d3Smrg struct radeon_bo *cursor_bo[32]; 537de2362d3Smrg uint64_t vram_size; 538de2362d3Smrg uint64_t gart_size; 539de2362d3Smrg drmmode_rec drmmode; 54018781e08Smrg Bool drmmode_inited; 541de2362d3Smrg /* r6xx+ tile config */ 542de2362d3Smrg Bool have_tiling_info; 543de2362d3Smrg uint32_t tile_config; 544de2362d3Smrg int group_bytes; 545de2362d3Smrg int num_channels; 546de2362d3Smrg int num_banks; 547de2362d3Smrg int r7xx_bank_op; 548de2362d3Smrg struct radeon_surface_manager *surf_man; 549de2362d3Smrg struct radeon_surface front_surface; 550de2362d3Smrg 551de2362d3Smrg /* Xv bicubic filtering */ 552de2362d3Smrg struct radeon_bo *bicubic_bo; 55318781e08Smrg 554de2362d3Smrg /* kms pageflipping */ 555de2362d3Smrg Bool allowPageFlip; 556de2362d3Smrg 557de2362d3Smrg /* Perform vsync'ed SwapBuffers? */ 558de2362d3Smrg Bool swapBuffersWait; 559de2362d3Smrg 56018781e08Smrg /* cursor size */ 56118781e08Smrg int cursor_w; 56218781e08Smrg int cursor_h; 5630d16fef4Smrg 56418781e08Smrg /* If bit n of this field is set, xf86_config->crtc[n] currently can't 56518781e08Smrg * use the HW cursor 56618781e08Smrg */ 56718781e08Smrg unsigned hwcursor_disabled; 56818781e08Smrg 56918781e08Smrg#ifdef USE_GLAMOR 57018781e08Smrg struct { 57118781e08Smrg CreateGCProcPtr SavedCreateGC; 57218781e08Smrg RegionPtr (*SavedCopyArea)(DrawablePtr, DrawablePtr, GCPtr, int, int, 57318781e08Smrg int, int, int, int); 57418781e08Smrg void (*SavedPolyFillRect)(DrawablePtr, GCPtr, int, xRectangle*); 57518781e08Smrg CloseScreenProcPtr SavedCloseScreen; 57618781e08Smrg GetImageProcPtr SavedGetImage; 57718781e08Smrg GetSpansProcPtr SavedGetSpans; 57818781e08Smrg CreatePixmapProcPtr SavedCreatePixmap; 57918781e08Smrg DestroyPixmapProcPtr SavedDestroyPixmap; 58018781e08Smrg CopyWindowProcPtr SavedCopyWindow; 58118781e08Smrg ChangeWindowAttributesProcPtr SavedChangeWindowAttributes; 58218781e08Smrg BitmapToRegionProcPtr SavedBitmapToRegion; 58318781e08Smrg#ifdef RENDER 58418781e08Smrg CompositeProcPtr SavedComposite; 58518781e08Smrg TrianglesProcPtr SavedTriangles; 58618781e08Smrg GlyphsProcPtr SavedGlyphs; 58718781e08Smrg TrapezoidsProcPtr SavedTrapezoids; 58818781e08Smrg AddTrapsProcPtr SavedAddTraps; 58918781e08Smrg UnrealizeGlyphProcPtr SavedUnrealizeGlyph; 59018781e08Smrg#endif 59118781e08Smrg#ifdef RADEON_PIXMAP_SHARING 59218781e08Smrg SharePixmapBackingProcPtr SavedSharePixmapBacking; 59318781e08Smrg SetSharedPixmapBackingProcPtr SavedSetSharedPixmapBacking; 59418781e08Smrg#endif 59518781e08Smrg } glamor; 59618781e08Smrg#endif /* USE_GLAMOR */ 59718781e08Smrg} RADEONInfoRec, *RADEONInfoPtr; 598de2362d3Smrg 599de2362d3Smrg/* radeon_accel.c */ 600de2362d3Smrgextern Bool RADEONAccelInit(ScreenPtr pScreen); 601de2362d3Smrgextern void RADEONEngineInit(ScrnInfoPtr pScrn); 602de2362d3Smrgextern void RADEONCopySwap(uint8_t *dst, uint8_t *src, unsigned int size, int swap); 603de2362d3Smrgextern void RADEONInit3DEngine(ScrnInfoPtr pScrn); 604de2362d3Smrgextern int radeon_cs_space_remaining(ScrnInfoPtr pScrn); 605de2362d3Smrg 6067821949aSmrg/* radeon_commonfuncs.c */ 60718781e08Smrgextern void RADEONWaitForVLine(ScrnInfoPtr pScrn, PixmapPtr pPix, 60818781e08Smrg xf86CrtcPtr crtc, int start, int stop); 60918781e08Smrg 610de2362d3Smrg 611de2362d3Smrg/* radeon_exa.c */ 612de2362d3Smrgextern unsigned eg_tile_split(unsigned tile_split); 613de2362d3Smrgextern Bool radeon_transform_is_affine_or_scaled(PictTransformPtr t); 614de2362d3Smrg 615de2362d3Smrg/* radeon_exa_funcs.c */ 61618781e08Smrgextern Bool RADEONDrawInit(ScreenPtr pScreen); 617de2362d3Smrgextern Bool R600DrawInit(ScreenPtr pScreen); 618de2362d3Smrgextern Bool R600LoadShaders(ScrnInfoPtr pScrn); 619de2362d3Smrgextern Bool EVERGREENDrawInit(ScreenPtr pScreen); 620de2362d3Smrg 621de2362d3Smrg/* radeon_exa.c */ 622de2362d3Smrgextern Bool RADEONGetDatatypeBpp(int bpp, uint32_t *type); 623de2362d3Smrgextern Bool RADEONGetPixmapOffsetPitch(PixmapPtr pPix, 624de2362d3Smrg uint32_t *pitch_offset); 625de2362d3Smrg 62618781e08Smrg/* radeon_dri3.c */ 62718781e08SmrgBool radeon_dri3_screen_init(ScreenPtr screen); 62818781e08Smrg 62918781e08Smrg/* radeon_kms.c */ 63018781e08Smrgvoid radeon_scanout_update_handler(xf86CrtcPtr crtc, uint32_t frame, 63118781e08Smrg uint64_t usec, void *event_data); 63218781e08Smrg 63318781e08Smrg/* radeon_present.c */ 63418781e08SmrgBool radeon_present_screen_init(ScreenPtr screen); 63518781e08Smrg 63618781e08Smrg/* radeon_sync.c */ 63718781e08Smrgextern Bool radeon_sync_init(ScreenPtr screen); 63818781e08Smrgextern void radeon_sync_close(ScreenPtr screen); 6390d16fef4Smrg 640de2362d3Smrg/* radeon_video.c */ 641de2362d3Smrgextern void RADEONInitVideo(ScreenPtr pScreen); 642de2362d3Smrgextern void RADEONResetVideo(ScrnInfoPtr pScrn); 643de2362d3Smrgextern Bool radeon_load_bicubic_texture(ScrnInfoPtr pScrn); 644de2362d3Smrgextern xf86CrtcPtr radeon_pick_best_crtc(ScrnInfoPtr pScrn, 64518781e08Smrg Bool consider_disabled, 646de2362d3Smrg int x1, int x2, int y1, int y2); 647de2362d3Smrg 648de2362d3Smrgextern void radeon_cs_flush_indirect(ScrnInfoPtr pScrn); 649de2362d3Smrgextern void radeon_ddx_cs_start(ScrnInfoPtr pScrn, 650de2362d3Smrg int num, const char *file, 651de2362d3Smrg const char *func, int line); 65218781e08Smrgvoid radeon_kms_update_vram_limit(ScrnInfoPtr pScrn, uint32_t new_fb_size); 65318781e08Smrgextern RADEONEntPtr RADEONEntPriv(ScrnInfoPtr pScrn); 65418781e08Smrg 65518781e08SmrgdrmVBlankSeqType radeon_populate_vbl_request_type(xf86CrtcPtr crtc); 65618781e08Smrg 65718781e08Smrgstatic inline struct radeon_surface *radeon_get_pixmap_surface(PixmapPtr pPix) 65818781e08Smrg{ 65918781e08Smrg#ifdef USE_GLAMOR 66018781e08Smrg RADEONInfoPtr info = RADEONPTR(xf86ScreenToScrn(pPix->drawable.pScreen)); 66118781e08Smrg 66218781e08Smrg if (info->use_glamor) { 66318781e08Smrg struct radeon_pixmap *priv; 66418781e08Smrg priv = radeon_get_pixmap_private(pPix); 66518781e08Smrg return priv ? &priv->surface : NULL; 66618781e08Smrg } else 66718781e08Smrg#endif 66818781e08Smrg { 66918781e08Smrg struct radeon_exa_pixmap_priv *driver_priv; 67018781e08Smrg driver_priv = exaGetPixmapDriverPrivate(pPix); 67118781e08Smrg return &driver_priv->surface; 67218781e08Smrg } 67318781e08Smrg 67418781e08Smrg return NULL; 67518781e08Smrg} 67618781e08Smrg 677de2362d3Smrguint32_t radeon_get_pixmap_tiling(PixmapPtr pPix); 678de2362d3Smrg 67918781e08Smrgstatic inline Bool radeon_set_pixmap_bo(PixmapPtr pPix, struct radeon_bo *bo) 68018781e08Smrg{ 68118781e08Smrg#ifdef USE_GLAMOR 68218781e08Smrg RADEONInfoPtr info = RADEONPTR(xf86ScreenToScrn(pPix->drawable.pScreen)); 683de2362d3Smrg 68418781e08Smrg if (info->use_glamor) { 68518781e08Smrg struct radeon_pixmap *priv; 686de2362d3Smrg 68718781e08Smrg priv = radeon_get_pixmap_private(pPix); 68818781e08Smrg if (priv == NULL && bo == NULL) 68918781e08Smrg return TRUE; 690de2362d3Smrg 69118781e08Smrg if (priv) { 69218781e08Smrg if (priv->bo) { 69318781e08Smrg if (priv->bo == bo) 69418781e08Smrg return TRUE; 6957314432eSmrg 69618781e08Smrg radeon_bo_unref(priv->bo); 69718781e08Smrg } 698de2362d3Smrg 69918781e08Smrg if (!bo) { 70018781e08Smrg free(priv); 70118781e08Smrg priv = NULL; 70218781e08Smrg } 70318781e08Smrg } 70418781e08Smrg 70518781e08Smrg if (bo) { 70618781e08Smrg uint32_t pitch; 70718781e08Smrg 70818781e08Smrg if (!priv) { 70918781e08Smrg priv = calloc(1, sizeof (struct radeon_pixmap)); 71018781e08Smrg if (!priv) 71118781e08Smrg return FALSE; 71218781e08Smrg } 713de2362d3Smrg 71418781e08Smrg radeon_bo_ref(bo); 71518781e08Smrg priv->bo = bo; 71618781e08Smrg 71718781e08Smrg radeon_bo_get_tiling(bo, &priv->tiling_flags, &pitch); 71818781e08Smrg } 71918781e08Smrg 72018781e08Smrg radeon_set_pixmap_private(pPix, priv); 72118781e08Smrg return TRUE; 72218781e08Smrg } else 72318781e08Smrg#endif /* USE_GLAMOR */ 72418781e08Smrg { 72518781e08Smrg struct radeon_exa_pixmap_priv *driver_priv; 72618781e08Smrg 72718781e08Smrg driver_priv = exaGetPixmapDriverPrivate(pPix); 72818781e08Smrg if (driver_priv) { 72918781e08Smrg uint32_t pitch; 73018781e08Smrg 73118781e08Smrg if (driver_priv->bo) 73218781e08Smrg radeon_bo_unref(driver_priv->bo); 73318781e08Smrg 73418781e08Smrg radeon_bo_ref(bo); 73518781e08Smrg driver_priv->bo = bo; 73618781e08Smrg 73718781e08Smrg radeon_bo_get_tiling(bo, &driver_priv->tiling_flags, &pitch); 73818781e08Smrg return TRUE; 73918781e08Smrg } 74018781e08Smrg 74118781e08Smrg return FALSE; 74218781e08Smrg } 74318781e08Smrg} 74418781e08Smrg 74518781e08Smrgstatic inline struct radeon_bo *radeon_get_pixmap_bo(PixmapPtr pPix) 74618781e08Smrg{ 74718781e08Smrg#ifdef USE_GLAMOR 74818781e08Smrg RADEONInfoPtr info = RADEONPTR(xf86ScreenToScrn(pPix->drawable.pScreen)); 74918781e08Smrg 75018781e08Smrg if (info->use_glamor) { 75118781e08Smrg struct radeon_pixmap *priv; 75218781e08Smrg priv = radeon_get_pixmap_private(pPix); 75318781e08Smrg return priv ? priv->bo : NULL; 75418781e08Smrg } else 75518781e08Smrg#endif 75618781e08Smrg { 75718781e08Smrg struct radeon_exa_pixmap_priv *driver_priv; 75818781e08Smrg driver_priv = exaGetPixmapDriverPrivate(pPix); 75918781e08Smrg return driver_priv ? driver_priv->bo : NULL; 76018781e08Smrg } 76118781e08Smrg 76218781e08Smrg return NULL; 76318781e08Smrg} 76418781e08Smrg 76518781e08Smrgstatic inline Bool radeon_get_pixmap_shared(PixmapPtr pPix) 76618781e08Smrg{ 76718781e08Smrg#ifdef USE_GLAMOR 76818781e08Smrg RADEONInfoPtr info = RADEONPTR(xf86ScreenToScrn(pPix->drawable.pScreen)); 76918781e08Smrg 77018781e08Smrg if (info->use_glamor) { 77118781e08Smrg ErrorF("glamor sharing todo\n"); 77218781e08Smrg return FALSE; 77318781e08Smrg } else 77418781e08Smrg#endif 77518781e08Smrg { 77618781e08Smrg struct radeon_exa_pixmap_priv *driver_priv; 77718781e08Smrg driver_priv = exaGetPixmapDriverPrivate(pPix); 77818781e08Smrg return driver_priv->shared; 77918781e08Smrg } 78018781e08Smrg return FALSE; 78118781e08Smrg} 782de2362d3Smrg 783de2362d3Smrg#define CP_PACKET0(reg, n) \ 784de2362d3Smrg (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2)) 785de2362d3Smrg#define CP_PACKET1(reg0, reg1) \ 786de2362d3Smrg (RADEON_CP_PACKET1 | (((reg1) >> 2) << 11) | ((reg0) >> 2)) 787de2362d3Smrg#define CP_PACKET2() \ 788de2362d3Smrg (RADEON_CP_PACKET2) 789de2362d3Smrg#define CP_PACKET3(pkt, n) \ 790de2362d3Smrg (RADEON_CP_PACKET3 | (pkt) | ((n) << 16)) 791de2362d3Smrg 792de2362d3Smrg 793de2362d3Smrg#define RADEON_VERBOSE 0 794de2362d3Smrg 795de2362d3Smrg#define BEGIN_RING(n) do { \ 796de2362d3Smrg if (RADEON_VERBOSE) { \ 797de2362d3Smrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, \ 798de2362d3Smrg "BEGIN_RING(%d) in %s\n", (unsigned int)n, __FUNCTION__);\ 799de2362d3Smrg } \ 80018781e08Smrg radeon_ddx_cs_start(pScrn, n, __FILE__, __func__, __LINE__); \ 801de2362d3Smrg} while (0) 802de2362d3Smrg 803de2362d3Smrg#define ADVANCE_RING() do { \ 80418781e08Smrg radeon_cs_end(info->cs, __FILE__, __func__, __LINE__); \ 805de2362d3Smrg } while (0) 806de2362d3Smrg 807de2362d3Smrg#define OUT_RING(x) do { \ 808de2362d3Smrg if (RADEON_VERBOSE) { \ 809de2362d3Smrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, \ 810de2362d3Smrg " OUT_RING(0x%08x)\n", (unsigned int)(x)); \ 811de2362d3Smrg } \ 81218781e08Smrg radeon_cs_write_dword(info->cs, (x)); \ 813de2362d3Smrg} while (0) 814de2362d3Smrg 815de2362d3Smrg#define OUT_RING_REG(reg, val) \ 816de2362d3Smrgdo { \ 817de2362d3Smrg OUT_RING(CP_PACKET0(reg, 0)); \ 818de2362d3Smrg OUT_RING(val); \ 819de2362d3Smrg} while (0) 820de2362d3Smrg 821de2362d3Smrg#define OUT_RING_RELOC(x, read_domains, write_domain) \ 822de2362d3Smrg do { \ 823de2362d3Smrg int _ret; \ 824de2362d3Smrg _ret = radeon_cs_write_reloc(info->cs, x, read_domains, write_domain, 0); \ 825de2362d3Smrg if (_ret) ErrorF("reloc emit failure %d\n", _ret); \ 826de2362d3Smrg } while(0) 827de2362d3Smrg 828de2362d3Smrg 829de2362d3Smrg#define FLUSH_RING() \ 830de2362d3Smrgdo { \ 831de2362d3Smrg if (RADEON_VERBOSE) \ 832de2362d3Smrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, \ 833de2362d3Smrg "FLUSH_RING in %s\n", __FUNCTION__); \ 83418781e08Smrg radeon_cs_flush_indirect(pScrn); \ 835de2362d3Smrg} while (0) 836de2362d3Smrg 837de2362d3Smrg#define CS_FULL(cs) ((cs)->cdw > 15 * 1024) 838de2362d3Smrg 839de2362d3Smrg#define RADEON_SWITCH_TO_2D() \ 840de2362d3Smrgdo { \ 841de2362d3Smrg uint32_t flush = 0; \ 842de2362d3Smrg switch (info->accel_state->engineMode) { \ 843de2362d3Smrg case EXA_ENGINEMODE_UNKNOWN: \ 844de2362d3Smrg flush = 1; \ 845de2362d3Smrg break; \ 846de2362d3Smrg case EXA_ENGINEMODE_3D: \ 84718781e08Smrg flush = CS_FULL(info->cs); \ 848de2362d3Smrg break; \ 849de2362d3Smrg case EXA_ENGINEMODE_2D: \ 85018781e08Smrg flush = CS_FULL(info->cs); \ 851de2362d3Smrg break; \ 852de2362d3Smrg } \ 853de2362d3Smrg if (flush) { \ 85418781e08Smrg radeon_cs_flush_indirect(pScrn); \ 855de2362d3Smrg } \ 856de2362d3Smrg info->accel_state->engineMode = EXA_ENGINEMODE_2D; \ 857de2362d3Smrg} while (0); 858de2362d3Smrg 859de2362d3Smrg#define RADEON_SWITCH_TO_3D() \ 860de2362d3Smrgdo { \ 861de2362d3Smrg uint32_t flush = 0; \ 862de2362d3Smrg switch (info->accel_state->engineMode) { \ 863de2362d3Smrg case EXA_ENGINEMODE_UNKNOWN: \ 864de2362d3Smrg flush = 1; \ 865de2362d3Smrg break; \ 866de2362d3Smrg case EXA_ENGINEMODE_2D: \ 86718781e08Smrg flush = CS_FULL(info->cs); \ 868de2362d3Smrg break; \ 869de2362d3Smrg case EXA_ENGINEMODE_3D: \ 87018781e08Smrg flush = CS_FULL(info->cs); \ 871de2362d3Smrg break; \ 872de2362d3Smrg } \ 873de2362d3Smrg if (flush) { \ 87418781e08Smrg radeon_cs_flush_indirect(pScrn); \ 875de2362d3Smrg } \ 876de2362d3Smrg if (!info->accel_state->XInited3D) \ 877de2362d3Smrg RADEONInit3DEngine(pScrn); \ 878de2362d3Smrg info->accel_state->engineMode = EXA_ENGINEMODE_3D; \ 879de2362d3Smrg} while (0); 880de2362d3Smrg 88118781e08Smrg /* Memory mapped register access macros */ 88218781e08Smrg 88318781e08Smrg#define BEGIN_ACCEL_RELOC(n, r) do { \ 88418781e08Smrg int _nqw = (n) + (r); \ 88518781e08Smrg BEGIN_RING(2*_nqw); \ 88618781e08Smrg } while (0) 88718781e08Smrg 88818781e08Smrg#define EMIT_OFFSET(reg, value, pPix, rd, wd) do { \ 88918781e08Smrg driver_priv = exaGetPixmapDriverPrivate(pPix); \ 89018781e08Smrg OUT_RING_REG((reg), (value)); \ 89118781e08Smrg OUT_RING_RELOC(driver_priv->bo, (rd), (wd)); \ 89218781e08Smrg } while(0) 89318781e08Smrg 89418781e08Smrg#define EMIT_READ_OFFSET(reg, value, pPix) EMIT_OFFSET(reg, value, pPix, (RADEON_GEM_DOMAIN_VRAM | RADEON_GEM_DOMAIN_GTT), 0) 89518781e08Smrg#define EMIT_WRITE_OFFSET(reg, value, pPix) EMIT_OFFSET(reg, value, pPix, 0, RADEON_GEM_DOMAIN_VRAM) 89618781e08Smrg 89718781e08Smrg#define OUT_TEXTURE_REG(reg, offset, bo) do { \ 89818781e08Smrg OUT_RING_REG((reg), (offset)); \ 89918781e08Smrg OUT_RING_RELOC((bo), RADEON_GEM_DOMAIN_VRAM | RADEON_GEM_DOMAIN_GTT, 0); \ 90018781e08Smrg } while(0) 90118781e08Smrg 90218781e08Smrg#define EMIT_COLORPITCH(reg, value, pPix) do { \ 90318781e08Smrg driver_priv = exaGetPixmapDriverPrivate(pPix); \ 90418781e08Smrg OUT_RING_REG((reg), value); \ 90518781e08Smrg OUT_RING_RELOC(driver_priv->bo, 0, RADEON_GEM_DOMAIN_VRAM); \ 90618781e08Smrg} while(0) 907de2362d3Smrg 908de2362d3Smrgstatic __inline__ void RADEON_SYNC(RADEONInfoPtr info, ScrnInfoPtr pScrn) 909de2362d3Smrg{ 91018781e08Smrg if (pScrn->pScreen) 911de2362d3Smrg exaWaitSync(pScrn->pScreen); 912de2362d3Smrg} 913de2362d3Smrg 91418781e08Smrgenum { 91518781e08Smrg RADEON_CREATE_PIXMAP_SCANOUT = 0x02000000, 91618781e08Smrg RADEON_CREATE_PIXMAP_DRI2 = 0x04000000, 91718781e08Smrg RADEON_CREATE_PIXMAP_TILING_MICRO_SQUARE = 0x08000000, 91818781e08Smrg RADEON_CREATE_PIXMAP_TILING_MACRO = 0x10000000, 91918781e08Smrg RADEON_CREATE_PIXMAP_TILING_MICRO = 0x20000000, 92018781e08Smrg RADEON_CREATE_PIXMAP_DEPTH = 0x40000000, /* for r200 */ 92118781e08Smrg RADEON_CREATE_PIXMAP_SZBUFFER = 0x80000000, /* for eg */ 92218781e08Smrg}; 923de2362d3Smrg 92418781e08Smrg#define RADEON_CREATE_PIXMAP_TILING_FLAGS \ 92518781e08Smrg (RADEON_CREATE_PIXMAP_TILING_MICRO_SQUARE | \ 92618781e08Smrg RADEON_CREATE_PIXMAP_TILING_MACRO | \ 92718781e08Smrg RADEON_CREATE_PIXMAP_TILING_MICRO | \ 92818781e08Smrg RADEON_CREATE_PIXMAP_DEPTH | \ 92918781e08Smrg RADEON_CREATE_PIXMAP_SZBUFFER) 93018781e08Smrg 93118781e08Smrg 93218781e08Smrg/* Compute log base 2 of val. */ 93318781e08Smrgstatic __inline__ int 93418781e08SmrgRADEONLog2(int val) 935de2362d3Smrg{ 93618781e08Smrg int bits; 93718781e08Smrg#if (defined __i386__ || defined __x86_64__) && (defined __GNUC__) 93818781e08Smrg __asm volatile("bsrl %1, %0" 93918781e08Smrg : "=r" (bits) 94018781e08Smrg : "c" (val) 94118781e08Smrg ); 94218781e08Smrg return bits; 94318781e08Smrg#else 94418781e08Smrg for (bits = 0; val != 0; val >>= 1, ++bits) 94518781e08Smrg ; 94618781e08Smrg return bits - 1; 94718781e08Smrg#endif 948de2362d3Smrg} 949de2362d3Smrg 95018781e08Smrg#define RADEON_TILING_MASK 0xff 95118781e08Smrg#define RADEON_TILING_LINEAR 0x0 952de2362d3Smrg 953de2362d3Smrg#endif /* _RADEON_H_ */ 954