radeon.h revision de2362d3
1de2362d3Smrg/*
2de2362d3Smrg * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3de2362d3Smrg *                VA Linux Systems Inc., Fremont, California.
4de2362d3Smrg *
5de2362d3Smrg * All Rights Reserved.
6de2362d3Smrg *
7de2362d3Smrg * Permission is hereby granted, free of charge, to any person obtaining
8de2362d3Smrg * a copy of this software and associated documentation files (the
9de2362d3Smrg * "Software"), to deal in the Software without restriction, including
10de2362d3Smrg * without limitation on the rights to use, copy, modify, merge,
11de2362d3Smrg * publish, distribute, sublicense, and/or sell copies of the Software,
12de2362d3Smrg * and to permit persons to whom the Software is furnished to do so,
13de2362d3Smrg * subject to the following conditions:
14de2362d3Smrg *
15de2362d3Smrg * The above copyright notice and this permission notice (including the
16de2362d3Smrg * next paragraph) shall be included in all copies or substantial
17de2362d3Smrg * portions of the Software.
18de2362d3Smrg *
19de2362d3Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
20de2362d3Smrg * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21de2362d3Smrg * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
22de2362d3Smrg * NON-INFRINGEMENT.  IN NO EVENT SHALL ATI, VA LINUX SYSTEMS AND/OR
23de2362d3Smrg * THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
24de2362d3Smrg * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
25de2362d3Smrg * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
26de2362d3Smrg * DEALINGS IN THE SOFTWARE.
27de2362d3Smrg */
28de2362d3Smrg
29de2362d3Smrg/*
30de2362d3Smrg * Authors:
31de2362d3Smrg *   Kevin E. Martin <martin@xfree86.org>
32de2362d3Smrg *   Rickard E. Faith <faith@valinux.com>
33de2362d3Smrg *   Alan Hourihane <alanh@fairlite.demon.co.uk>
34de2362d3Smrg *
35de2362d3Smrg */
36de2362d3Smrg
37de2362d3Smrg#ifndef _RADEON_H_
38de2362d3Smrg#define _RADEON_H_
39de2362d3Smrg
40de2362d3Smrg#include <stdlib.h>		/* For abs() */
41de2362d3Smrg#include <unistd.h>		/* For usleep() */
42de2362d3Smrg#include <sys/time.h>		/* For gettimeofday() */
43de2362d3Smrg
44de2362d3Smrg#include "config.h"
45de2362d3Smrg
46de2362d3Smrg#include "xf86str.h"
47de2362d3Smrg#include "compiler.h"
48de2362d3Smrg
49de2362d3Smrg				/* PCI support */
50de2362d3Smrg#include "xf86Pci.h"
51de2362d3Smrg
52de2362d3Smrg#include "exa.h"
53de2362d3Smrg
54de2362d3Smrg#include "radeon_glamor.h"
55de2362d3Smrg
56de2362d3Smrg				/* Exa and Cursor Support */
57de2362d3Smrg#include "xf86Cursor.h"
58de2362d3Smrg
59de2362d3Smrg				/* DDC support */
60de2362d3Smrg#include "xf86DDC.h"
61de2362d3Smrg
62de2362d3Smrg				/* Xv support */
63de2362d3Smrg#include "xf86xv.h"
64de2362d3Smrg
65de2362d3Smrg#include "radeon_probe.h"
66de2362d3Smrg
67de2362d3Smrg				/* DRI support */
68de2362d3Smrg#include "xf86drm.h"
69de2362d3Smrg#include "radeon_drm.h"
70de2362d3Smrg
71de2362d3Smrg#ifdef DAMAGE
72de2362d3Smrg#include "damage.h"
73de2362d3Smrg#include "globals.h"
74de2362d3Smrg#endif
75de2362d3Smrg
76de2362d3Smrg#include "xf86Crtc.h"
77de2362d3Smrg#include "X11/Xatom.h"
78de2362d3Smrg
79de2362d3Smrg#include "radeon_bo.h"
80de2362d3Smrg#include "radeon_cs.h"
81de2362d3Smrg#include "radeon_dri2.h"
82de2362d3Smrg#include "drmmode_display.h"
83de2362d3Smrg#include "radeon_surface.h"
84de2362d3Smrg
85de2362d3Smrg				/* Render support */
86de2362d3Smrg#ifdef RENDER
87de2362d3Smrg#include "picturestr.h"
88de2362d3Smrg#endif
89de2362d3Smrg
90de2362d3Smrg#include "compat-api.h"
91de2362d3Smrg
92de2362d3Smrg#include "simple_list.h"
93de2362d3Smrg#include "atipcirename.h"
94de2362d3Smrg
95de2362d3Smrg#ifndef MAX
96de2362d3Smrg#define MAX(a,b) ((a)>(b)?(a):(b))
97de2362d3Smrg#endif
98de2362d3Smrg#ifndef MIN
99de2362d3Smrg#define MIN(a,b) ((a)>(b)?(b):(a))
100de2362d3Smrg#endif
101de2362d3Smrg
102de2362d3Smrg#if HAVE_BYTESWAP_H
103de2362d3Smrg#include <byteswap.h>
104de2362d3Smrg#elif defined(USE_SYS_ENDIAN_H)
105de2362d3Smrg#include <sys/endian.h>
106de2362d3Smrg#else
107de2362d3Smrg#define bswap_16(value)  \
108de2362d3Smrg        ((((value) & 0xff) << 8) | ((value) >> 8))
109de2362d3Smrg
110de2362d3Smrg#define bswap_32(value) \
111de2362d3Smrg        (((uint32_t)bswap_16((uint16_t)((value) & 0xffff)) << 16) | \
112de2362d3Smrg        (uint32_t)bswap_16((uint16_t)((value) >> 16)))
113de2362d3Smrg
114de2362d3Smrg#define bswap_64(value) \
115de2362d3Smrg        (((uint64_t)bswap_32((uint32_t)((value) & 0xffffffff)) \
116de2362d3Smrg            << 32) | \
117de2362d3Smrg        (uint64_t)bswap_32((uint32_t)((value) >> 32)))
118de2362d3Smrg#endif
119de2362d3Smrg
120de2362d3Smrg#if X_BYTE_ORDER == X_BIG_ENDIAN
121de2362d3Smrg#define le32_to_cpu(x) bswap_32(x)
122de2362d3Smrg#define le16_to_cpu(x) bswap_16(x)
123de2362d3Smrg#define cpu_to_le32(x) bswap_32(x)
124de2362d3Smrg#define cpu_to_le16(x) bswap_16(x)
125de2362d3Smrg#else
126de2362d3Smrg#define le32_to_cpu(x) (x)
127de2362d3Smrg#define le16_to_cpu(x) (x)
128de2362d3Smrg#define cpu_to_le32(x) (x)
129de2362d3Smrg#define cpu_to_le16(x) (x)
130de2362d3Smrg#endif
131de2362d3Smrg
132de2362d3Smrg/* Provide substitutes for gcc's __FUNCTION__ on other compilers */
133de2362d3Smrg#if !defined(__GNUC__) && !defined(__FUNCTION__)
134de2362d3Smrg# define __FUNCTION__ __func__		/* C99 */
135de2362d3Smrg#endif
136de2362d3Smrg
137de2362d3Smrgtypedef enum {
138de2362d3Smrg    OPTION_ACCEL,
139de2362d3Smrg    OPTION_SW_CURSOR,
140de2362d3Smrg    OPTION_PAGE_FLIP,
141de2362d3Smrg    OPTION_EXA_PIXMAPS,
142de2362d3Smrg    OPTION_COLOR_TILING,
143de2362d3Smrg    OPTION_COLOR_TILING_2D,
144de2362d3Smrg#ifdef RENDER
145de2362d3Smrg    OPTION_RENDER_ACCEL,
146de2362d3Smrg    OPTION_SUBPIXEL_ORDER,
147de2362d3Smrg#endif
148de2362d3Smrg    OPTION_ACCELMETHOD,
149de2362d3Smrg    OPTION_EXA_VSYNC,
150de2362d3Smrg    OPTION_ZAPHOD_HEADS,
151de2362d3Smrg    OPTION_SWAPBUFFERS_WAIT
152de2362d3Smrg} RADEONOpts;
153de2362d3Smrg
154de2362d3Smrg
155de2362d3Smrg#define RADEON_VSYNC_TIMEOUT	20000 /* Maximum wait for VSYNC (in usecs) */
156de2362d3Smrg
157de2362d3Smrg/* Buffer are aligned on 4096 byte boundaries */
158de2362d3Smrg#define RADEON_GPU_PAGE_SIZE 4096
159de2362d3Smrg#define RADEON_BUFFER_ALIGN (RADEON_GPU_PAGE_SIZE - 1)
160de2362d3Smrg
161de2362d3Smrg
162de2362d3Smrg#define xFixedToFloat(f) (((float) (f)) / 65536)
163de2362d3Smrg
164de2362d3Smrg#define RADEON_LOGLEVEL_DEBUG 4
165de2362d3Smrg
166de2362d3Smrg/* for Xv, outputs */
167de2362d3Smrg#define MAKE_ATOM(a) MakeAtom(a, sizeof(a) - 1, TRUE)
168de2362d3Smrg
169de2362d3Smrg/* Other macros */
170de2362d3Smrg#define RADEON_ARRAY_SIZE(x)  (sizeof(x)/sizeof(x[0]))
171de2362d3Smrg#define RADEON_ALIGN(x,bytes) (((x) + ((bytes) - 1)) & ~((bytes) - 1))
172de2362d3Smrg#define RADEONPTR(pScrn)      ((RADEONInfoPtr)(pScrn)->driverPrivate)
173de2362d3Smrg
174de2362d3Smrg#define IS_RV100_VARIANT ((info->ChipFamily == CHIP_FAMILY_RV100)  ||  \
175de2362d3Smrg        (info->ChipFamily == CHIP_FAMILY_RV200)  ||  \
176de2362d3Smrg        (info->ChipFamily == CHIP_FAMILY_RS100)  ||  \
177de2362d3Smrg        (info->ChipFamily == CHIP_FAMILY_RS200)  ||  \
178de2362d3Smrg        (info->ChipFamily == CHIP_FAMILY_RV250)  ||  \
179de2362d3Smrg        (info->ChipFamily == CHIP_FAMILY_RV280)  ||  \
180de2362d3Smrg        (info->ChipFamily == CHIP_FAMILY_RS300))
181de2362d3Smrg
182de2362d3Smrg
183de2362d3Smrg#define IS_R300_VARIANT ((info->ChipFamily == CHIP_FAMILY_R300)  ||  \
184de2362d3Smrg        (info->ChipFamily == CHIP_FAMILY_RV350) ||  \
185de2362d3Smrg        (info->ChipFamily == CHIP_FAMILY_R350)  ||  \
186de2362d3Smrg        (info->ChipFamily == CHIP_FAMILY_RV380) ||  \
187de2362d3Smrg        (info->ChipFamily == CHIP_FAMILY_R420)  ||  \
188de2362d3Smrg        (info->ChipFamily == CHIP_FAMILY_RV410) ||  \
189de2362d3Smrg        (info->ChipFamily == CHIP_FAMILY_RS400) ||  \
190de2362d3Smrg        (info->ChipFamily == CHIP_FAMILY_RS480))
191de2362d3Smrg
192de2362d3Smrg#define IS_AVIVO_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV515))
193de2362d3Smrg
194de2362d3Smrg#define IS_DCE3_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV620))
195de2362d3Smrg
196de2362d3Smrg#define IS_DCE32_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV730))
197de2362d3Smrg
198de2362d3Smrg#define IS_DCE4_VARIANT ((info->ChipFamily >= CHIP_FAMILY_CEDAR))
199de2362d3Smrg
200de2362d3Smrg#define IS_DCE41_VARIANT ((info->ChipFamily >= CHIP_FAMILY_PALM))
201de2362d3Smrg
202de2362d3Smrg#define IS_DCE5_VARIANT ((info->ChipFamily >= CHIP_FAMILY_BARTS))
203de2362d3Smrg
204de2362d3Smrg#define IS_EVERGREEN_3D (info->ChipFamily >= CHIP_FAMILY_CEDAR)
205de2362d3Smrg
206de2362d3Smrg#define IS_R600_3D (info->ChipFamily >= CHIP_FAMILY_R600)
207de2362d3Smrg
208de2362d3Smrg#define IS_R500_3D ((info->ChipFamily == CHIP_FAMILY_RV515)  ||  \
209de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_R520)   ||  \
210de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RV530)  ||  \
211de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_R580)   ||  \
212de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RV560)  ||  \
213de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RV570))
214de2362d3Smrg
215de2362d3Smrg/* RS6xx, RS740 are technically R4xx as well, but the
216de2362d3Smrg * clipping hardware seems to follow the r3xx restrictions
217de2362d3Smrg */
218de2362d3Smrg#define IS_R400_3D ((info->ChipFamily == CHIP_FAMILY_R420)  ||  \
219de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RV410))
220de2362d3Smrg
221de2362d3Smrg#define IS_R300_3D ((info->ChipFamily == CHIP_FAMILY_R300)  ||  \
222de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RV350) ||  \
223de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_R350)  ||  \
224de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RV380) ||  \
225de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_R420)  ||  \
226de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RV410) ||  \
227de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RS690) ||  \
228de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RS600) ||  \
229de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RS740) ||  \
230de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RS400) ||  \
231de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RS480))
232de2362d3Smrg
233de2362d3Smrg#define IS_R200_3D ((info->ChipFamily == CHIP_FAMILY_RV250) || \
234de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RV280) || \
235de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RS300) || \
236de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_R200))
237de2362d3Smrg
238de2362d3Smrg#define CURSOR_WIDTH	64
239de2362d3Smrg#define CURSOR_HEIGHT	64
240de2362d3Smrg
241de2362d3Smrg#define CURSOR_WIDTH_CIK	128
242de2362d3Smrg#define CURSOR_HEIGHT_CIK	128
243de2362d3Smrg
244de2362d3Smrgstruct radeon_exa_pixmap_priv {
245de2362d3Smrg    struct radeon_bo *bo;
246de2362d3Smrg    uint32_t tiling_flags;
247de2362d3Smrg    struct radeon_surface surface;
248de2362d3Smrg    Bool bo_mapped;
249de2362d3Smrg    Bool shared;
250de2362d3Smrg};
251de2362d3Smrg
252de2362d3Smrg#define RADEON_2D_EXA_COPY 1
253de2362d3Smrg#define RADEON_2D_EXA_SOLID 2
254de2362d3Smrg
255de2362d3Smrgstruct radeon_2d_state {
256de2362d3Smrg    int op; //
257de2362d3Smrg    uint32_t dst_pitch_offset;
258de2362d3Smrg    uint32_t src_pitch_offset;
259de2362d3Smrg    uint32_t dp_gui_master_cntl;
260de2362d3Smrg    uint32_t dp_cntl;
261de2362d3Smrg    uint32_t dp_write_mask;
262de2362d3Smrg    uint32_t dp_brush_frgd_clr;
263de2362d3Smrg    uint32_t dp_brush_bkgd_clr;
264de2362d3Smrg    uint32_t dp_src_frgd_clr;
265de2362d3Smrg    uint32_t dp_src_bkgd_clr;
266de2362d3Smrg    uint32_t default_sc_bottom_right;
267de2362d3Smrg    uint32_t dst_domain;
268de2362d3Smrg    struct radeon_bo *dst_bo;
269de2362d3Smrg    struct radeon_bo *src_bo;
270de2362d3Smrg};
271de2362d3Smrg
272de2362d3Smrg#define DMA_BO_FREE_TIME 1000
273de2362d3Smrg
274de2362d3Smrgstruct radeon_dma_bo {
275de2362d3Smrg    struct radeon_dma_bo *next, *prev;
276de2362d3Smrg    struct radeon_bo  *bo;
277de2362d3Smrg    int expire_counter;
278de2362d3Smrg};
279de2362d3Smrg
280de2362d3Smrgstruct r600_accel_object {
281de2362d3Smrg    uint32_t pitch;
282de2362d3Smrg    uint32_t width;
283de2362d3Smrg    uint32_t height;
284de2362d3Smrg    int bpp;
285de2362d3Smrg    uint32_t domain;
286de2362d3Smrg    struct radeon_bo *bo;
287de2362d3Smrg    uint32_t tiling_flags;
288de2362d3Smrg    struct radeon_surface *surface;
289de2362d3Smrg};
290de2362d3Smrg
291de2362d3Smrgstruct radeon_vbo_object {
292de2362d3Smrg    int               vb_offset;
293de2362d3Smrg    int               vb_total;
294de2362d3Smrg    uint32_t          vb_size;
295de2362d3Smrg    uint32_t          vb_op_vert_size;
296de2362d3Smrg    int32_t           vb_start_op;
297de2362d3Smrg    struct radeon_bo *vb_bo;
298de2362d3Smrg    unsigned          verts_per_op;
299de2362d3Smrg};
300de2362d3Smrg
301de2362d3Smrgstruct radeon_accel_state {
302de2362d3Smrg
303de2362d3Smrg				/* Saved values for ScreenToScreenCopy */
304de2362d3Smrg    int               xdir;
305de2362d3Smrg    int               ydir;
306de2362d3Smrg
307de2362d3Smrg    /* render accel */
308de2362d3Smrg    unsigned short    texW[2];
309de2362d3Smrg    unsigned short    texH[2];
310de2362d3Smrg    Bool              XInited3D; /* X itself has the 3D context */
311de2362d3Smrg    int               num_gb_pipes;
312de2362d3Smrg    Bool              has_tcl;
313de2362d3Smrg    Bool              allowHWDFS;
314de2362d3Smrg
315de2362d3Smrg    /* EXA */
316de2362d3Smrg    ExaDriverPtr      exa;
317de2362d3Smrg    int               exaSyncMarker;
318de2362d3Smrg    int               exaMarkerSynced;
319de2362d3Smrg    int               engineMode;
320de2362d3Smrg#define EXA_ENGINEMODE_UNKNOWN 0
321de2362d3Smrg#define EXA_ENGINEMODE_2D      1
322de2362d3Smrg#define EXA_ENGINEMODE_3D      2
323de2362d3Smrg
324de2362d3Smrg    int               composite_op;
325de2362d3Smrg    PicturePtr        dst_pic;
326de2362d3Smrg    PicturePtr        msk_pic;
327de2362d3Smrg    PicturePtr        src_pic;
328de2362d3Smrg    PixmapPtr         dst_pix;
329de2362d3Smrg    PixmapPtr         msk_pix;
330de2362d3Smrg    PixmapPtr         src_pix;
331de2362d3Smrg    Bool              is_transform[2];
332de2362d3Smrg    PictTransform     *transform[2];
333de2362d3Smrg    /* Whether we are tiling horizontally and vertically */
334de2362d3Smrg    Bool              need_src_tile_x;
335de2362d3Smrg    Bool              need_src_tile_y;
336de2362d3Smrg    /* Size of tiles ... set to 65536x65536 if not tiling in that direction */
337de2362d3Smrg    Bool              src_tile_width;
338de2362d3Smrg    Bool              src_tile_height;
339de2362d3Smrg    uint32_t          *draw_header;
340de2362d3Smrg    unsigned          vtx_count;
341de2362d3Smrg    unsigned          num_vtx;
342de2362d3Smrg    Bool              vsync;
343de2362d3Smrg
344de2362d3Smrg    struct radeon_vbo_object vbo;
345de2362d3Smrg    struct radeon_vbo_object cbuf;
346de2362d3Smrg
347de2362d3Smrg    /* where to discard IB from if we cancel operation */
348de2362d3Smrg    uint32_t          ib_reset_op;
349de2362d3Smrg    struct radeon_dma_bo bo_free;
350de2362d3Smrg    struct radeon_dma_bo bo_wait;
351de2362d3Smrg    struct radeon_dma_bo bo_reserved;
352de2362d3Smrg    Bool use_vbos;
353de2362d3Smrg    void (*finish_op)(ScrnInfoPtr, int);
354de2362d3Smrg    // shader storage
355de2362d3Smrg    struct radeon_bo  *shaders_bo;
356de2362d3Smrg    uint32_t          solid_vs_offset;
357de2362d3Smrg    uint32_t          solid_ps_offset;
358de2362d3Smrg    uint32_t          copy_vs_offset;
359de2362d3Smrg    uint32_t          copy_ps_offset;
360de2362d3Smrg    uint32_t          comp_vs_offset;
361de2362d3Smrg    uint32_t          comp_ps_offset;
362de2362d3Smrg    uint32_t          xv_vs_offset;
363de2362d3Smrg    uint32_t          xv_ps_offset;
364de2362d3Smrg    // shader consts
365de2362d3Smrg    uint32_t          solid_vs_const_offset;
366de2362d3Smrg    uint32_t          solid_ps_const_offset;
367de2362d3Smrg    uint32_t          copy_vs_const_offset;
368de2362d3Smrg    uint32_t          copy_ps_const_offset;
369de2362d3Smrg    uint32_t          comp_vs_const_offset;
370de2362d3Smrg    uint32_t          comp_ps_const_offset;
371de2362d3Smrg    uint32_t          comp_mask_ps_const_offset;
372de2362d3Smrg    uint32_t          xv_vs_const_offset;
373de2362d3Smrg    uint32_t          xv_ps_const_offset;
374de2362d3Smrg
375de2362d3Smrg    //size/addr stuff
376de2362d3Smrg    struct r600_accel_object src_obj[2];
377de2362d3Smrg    struct r600_accel_object dst_obj;
378de2362d3Smrg    uint32_t          src_size[2];
379de2362d3Smrg    uint32_t          dst_size;
380de2362d3Smrg
381de2362d3Smrg    uint32_t          vs_size;
382de2362d3Smrg    uint64_t          vs_mc_addr;
383de2362d3Smrg    uint32_t          ps_size;
384de2362d3Smrg    uint64_t          ps_mc_addr;
385de2362d3Smrg
386de2362d3Smrg    // solid/copy
387de2362d3Smrg    void *copy_area;
388de2362d3Smrg    struct radeon_bo  *copy_area_bo;
389de2362d3Smrg    Bool              same_surface;
390de2362d3Smrg    int               rop;
391de2362d3Smrg    uint32_t          planemask;
392de2362d3Smrg    uint32_t          fg;
393de2362d3Smrg
394de2362d3Smrg    // composite
395de2362d3Smrg    Bool              component_alpha;
396de2362d3Smrg    Bool              src_alpha;
397de2362d3Smrg    // vline
398de2362d3Smrg    xf86CrtcPtr       vline_crtc;
399de2362d3Smrg    int               vline_y1;
400de2362d3Smrg    int               vline_y2;
401de2362d3Smrg
402de2362d3Smrg    Bool              force;
403de2362d3Smrg};
404de2362d3Smrg
405de2362d3Smrgtypedef struct {
406de2362d3Smrg    EntityInfoPtr     pEnt;
407de2362d3Smrg    pciVideoPtr       PciInfo;
408de2362d3Smrg    int               Chipset;
409de2362d3Smrg    RADEONChipFamily  ChipFamily;
410de2362d3Smrg
411de2362d3Smrg    Bool              (*CloseScreen)(CLOSE_SCREEN_ARGS_DECL);
412de2362d3Smrg
413de2362d3Smrg    void              (*BlockHandler)(BLOCKHANDLER_ARGS_DECL);
414de2362d3Smrg
415de2362d3Smrg    int               pix24bpp;         /* Depth of pixmap for 24bpp fb      */
416de2362d3Smrg    Bool              dac6bits;         /* Use 6 bit DAC?                    */
417de2362d3Smrg
418de2362d3Smrg    int               pixel_bytes;
419de2362d3Smrg
420de2362d3Smrg    Bool              directRenderingEnabled;
421de2362d3Smrg    struct radeon_dri2  dri2;
422de2362d3Smrg    Bool              accelDFS;
423de2362d3Smrg
424de2362d3Smrg    /* accel */
425de2362d3Smrg    Bool              RenderAccel; /* Render */
426de2362d3Smrg    Bool              allowColorTiling;
427de2362d3Smrg    Bool              allowColorTiling2D;
428de2362d3Smrg    struct radeon_accel_state *accel_state;
429de2362d3Smrg    Bool              accelOn;
430de2362d3Smrg    Bool              use_glamor;
431de2362d3Smrg    Bool	      exa_pixmaps;
432de2362d3Smrg    Bool              exa_force_create;
433de2362d3Smrg    XF86ModReqInfo    exaReq;
434de2362d3Smrg    Bool              is_fast_fb; /* use direct mapping for fast fb access */
435de2362d3Smrg
436de2362d3Smrg    unsigned int xv_max_width;
437de2362d3Smrg    unsigned int xv_max_height;
438de2362d3Smrg
439de2362d3Smrg    /* general */
440de2362d3Smrg    OptionInfoPtr     Options;
441de2362d3Smrg
442de2362d3Smrg    DisplayModePtr currentMode;
443de2362d3Smrg
444de2362d3Smrg    CreateScreenResourcesProcPtr CreateScreenResources;
445de2362d3Smrg
446de2362d3Smrg    Bool              IsSecondary;
447de2362d3Smrg    Bool              IsPrimary;
448de2362d3Smrg
449de2362d3Smrg    Bool              r600_shadow_fb;
450de2362d3Smrg    void *fb_shadow;
451de2362d3Smrg
452de2362d3Smrg    void (*reemit_current2d)(ScrnInfoPtr pScrn, int op); // emit the current 2D state into the IB
453de2362d3Smrg    struct radeon_2d_state state_2d;
454de2362d3Smrg    struct radeon_bo *front_bo;
455de2362d3Smrg    struct radeon_bo_manager *bufmgr;
456de2362d3Smrg    struct radeon_cs_manager *csm;
457de2362d3Smrg    struct radeon_cs *cs;
458de2362d3Smrg
459de2362d3Smrg    struct radeon_bo *cursor_bo[32];
460de2362d3Smrg    uint64_t vram_size;
461de2362d3Smrg    uint64_t gart_size;
462de2362d3Smrg    drmmode_rec drmmode;
463de2362d3Smrg    Bool drmmode_inited;
464de2362d3Smrg    /* r6xx+ tile config */
465de2362d3Smrg    Bool have_tiling_info;
466de2362d3Smrg    uint32_t tile_config;
467de2362d3Smrg    int group_bytes;
468de2362d3Smrg    int num_channels;
469de2362d3Smrg    int num_banks;
470de2362d3Smrg    int r7xx_bank_op;
471de2362d3Smrg    struct radeon_surface_manager *surf_man;
472de2362d3Smrg    struct radeon_surface front_surface;
473de2362d3Smrg
474de2362d3Smrg    /* Xv bicubic filtering */
475de2362d3Smrg    struct radeon_bo *bicubic_bo;
476de2362d3Smrg
477de2362d3Smrg    /* kms pageflipping */
478de2362d3Smrg    Bool allowPageFlip;
479de2362d3Smrg
480de2362d3Smrg    /* Perform vsync'ed SwapBuffers? */
481de2362d3Smrg    Bool swapBuffersWait;
482de2362d3Smrg
483de2362d3Smrg    /* cursor size */
484de2362d3Smrg    int cursor_w;
485de2362d3Smrg    int cursor_h;
486de2362d3Smrg} RADEONInfoRec, *RADEONInfoPtr;
487de2362d3Smrg
488de2362d3Smrg/* radeon_accel.c */
489de2362d3Smrgextern Bool RADEONAccelInit(ScreenPtr pScreen);
490de2362d3Smrgextern void RADEONEngineInit(ScrnInfoPtr pScrn);
491de2362d3Smrgextern void  RADEONCopySwap(uint8_t *dst, uint8_t *src, unsigned int size, int swap);
492de2362d3Smrgextern void RADEONInit3DEngine(ScrnInfoPtr pScrn);
493de2362d3Smrgextern int radeon_cs_space_remaining(ScrnInfoPtr pScrn);
494de2362d3Smrg
495de2362d3Smrg/* radeon_commonfuncs.c */
496de2362d3Smrgextern void RADEONWaitForVLine(ScrnInfoPtr pScrn, PixmapPtr pPix,
497de2362d3Smrg			       xf86CrtcPtr crtc, int start, int stop);
498de2362d3Smrg
499de2362d3Smrg
500de2362d3Smrg/* radeon_exa.c */
501de2362d3Smrgextern unsigned eg_tile_split(unsigned tile_split);
502de2362d3Smrgextern Bool radeon_transform_is_affine_or_scaled(PictTransformPtr t);
503de2362d3Smrg
504de2362d3Smrg/* radeon_exa_funcs.c */
505de2362d3Smrgextern Bool RADEONDrawInit(ScreenPtr pScreen);
506de2362d3Smrgextern Bool R600DrawInit(ScreenPtr pScreen);
507de2362d3Smrgextern Bool R600LoadShaders(ScrnInfoPtr pScrn);
508de2362d3Smrgextern Bool EVERGREENDrawInit(ScreenPtr pScreen);
509de2362d3Smrg
510de2362d3Smrg/* radeon_exa.c */
511de2362d3Smrgextern Bool RADEONGetDatatypeBpp(int bpp, uint32_t *type);
512de2362d3Smrgextern Bool RADEONGetPixmapOffsetPitch(PixmapPtr pPix,
513de2362d3Smrg				       uint32_t *pitch_offset);
514de2362d3Smrg
515de2362d3Smrg/* radeon_video.c */
516de2362d3Smrgextern void RADEONInitVideo(ScreenPtr pScreen);
517de2362d3Smrgextern void RADEONResetVideo(ScrnInfoPtr pScrn);
518de2362d3Smrgextern Bool radeon_load_bicubic_texture(ScrnInfoPtr pScrn);
519de2362d3Smrgextern xf86CrtcPtr radeon_pick_best_crtc(ScrnInfoPtr pScrn,
520de2362d3Smrg					 Bool consider_disabled,
521de2362d3Smrg					 int x1, int x2, int y1, int y2);
522de2362d3Smrg
523de2362d3Smrgextern void radeon_cs_flush_indirect(ScrnInfoPtr pScrn);
524de2362d3Smrgextern void radeon_ddx_cs_start(ScrnInfoPtr pScrn,
525de2362d3Smrg				int num, const char *file,
526de2362d3Smrg				const char *func, int line);
527de2362d3Smrgvoid radeon_kms_update_vram_limit(ScrnInfoPtr pScrn, uint32_t new_fb_size);
528de2362d3Smrgextern RADEONEntPtr RADEONEntPriv(ScrnInfoPtr pScrn);
529de2362d3Smrg
530de2362d3SmrgdrmVBlankSeqType radeon_populate_vbl_request_type(xf86CrtcPtr crtc);
531de2362d3Smrg
532de2362d3Smrg#if XF86_CRTC_VERSION >= 5
533de2362d3Smrg#define RADEON_PIXMAP_SHARING 1
534de2362d3Smrg#endif
535de2362d3Smrg
536de2362d3Smrgstatic inline struct radeon_surface *radeon_get_pixmap_surface(PixmapPtr pPix)
537de2362d3Smrg{
538de2362d3Smrg#ifdef USE_GLAMOR
539de2362d3Smrg    RADEONInfoPtr info = RADEONPTR(xf86ScreenToScrn(pPix->drawable.pScreen));
540de2362d3Smrg
541de2362d3Smrg    if (info->use_glamor) {
542de2362d3Smrg	struct radeon_pixmap *priv;
543de2362d3Smrg	priv = radeon_get_pixmap_private(pPix);
544de2362d3Smrg	return priv ? &priv->surface : NULL;
545de2362d3Smrg    } else
546de2362d3Smrg#endif
547de2362d3Smrg    {
548de2362d3Smrg	struct radeon_exa_pixmap_priv *driver_priv;
549de2362d3Smrg	driver_priv = exaGetPixmapDriverPrivate(pPix);
550de2362d3Smrg	return &driver_priv->surface;
551de2362d3Smrg    }
552de2362d3Smrg
553de2362d3Smrg    return NULL;
554de2362d3Smrg}
555de2362d3Smrg
556de2362d3Smrguint32_t radeon_get_pixmap_tiling(PixmapPtr pPix);
557de2362d3Smrg
558de2362d3Smrgstatic inline void radeon_set_pixmap_bo(PixmapPtr pPix, struct radeon_bo *bo)
559de2362d3Smrg{
560de2362d3Smrg#ifdef USE_GLAMOR
561de2362d3Smrg    RADEONInfoPtr info = RADEONPTR(xf86ScreenToScrn(pPix->drawable.pScreen));
562de2362d3Smrg
563de2362d3Smrg    if (info->use_glamor) {
564de2362d3Smrg	struct radeon_pixmap *priv;
565de2362d3Smrg
566de2362d3Smrg	priv = radeon_get_pixmap_private(pPix);
567de2362d3Smrg	if (priv == NULL && bo == NULL)
568de2362d3Smrg	    return;
569de2362d3Smrg
570de2362d3Smrg	if (priv) {
571de2362d3Smrg	    if (priv->bo == bo)
572de2362d3Smrg		return;
573de2362d3Smrg
574de2362d3Smrg	    if (priv->bo)
575de2362d3Smrg		radeon_bo_unref(priv->bo);
576de2362d3Smrg
577de2362d3Smrg	    if (!bo) {
578de2362d3Smrg		free(priv);
579de2362d3Smrg		priv = NULL;
580de2362d3Smrg	    }
581de2362d3Smrg	}
582de2362d3Smrg
583de2362d3Smrg	if (bo) {
584de2362d3Smrg	    uint32_t pitch;
585de2362d3Smrg
586de2362d3Smrg	    if (!priv) {
587de2362d3Smrg		priv = calloc(1, sizeof (struct radeon_pixmap));
588de2362d3Smrg		if (!priv)
589de2362d3Smrg		    goto out;
590de2362d3Smrg	    }
591de2362d3Smrg
592de2362d3Smrg	    radeon_bo_ref(bo);
593de2362d3Smrg	    priv->bo = bo;
594de2362d3Smrg
595de2362d3Smrg	    radeon_bo_get_tiling(bo, &priv->tiling_flags, &pitch);
596de2362d3Smrg	}
597de2362d3Smrgout:
598de2362d3Smrg	radeon_set_pixmap_private(pPix, priv);
599de2362d3Smrg    } else
600de2362d3Smrg#endif /* USE_GLAMOR */
601de2362d3Smrg    {
602de2362d3Smrg	struct radeon_exa_pixmap_priv *driver_priv;
603de2362d3Smrg
604de2362d3Smrg	driver_priv = exaGetPixmapDriverPrivate(pPix);
605de2362d3Smrg	if (driver_priv) {
606de2362d3Smrg	    uint32_t pitch;
607de2362d3Smrg
608de2362d3Smrg	    if (driver_priv->bo)
609de2362d3Smrg		radeon_bo_unref(driver_priv->bo);
610de2362d3Smrg
611de2362d3Smrg	    radeon_bo_ref(bo);
612de2362d3Smrg	    driver_priv->bo = bo;
613de2362d3Smrg
614de2362d3Smrg	    radeon_bo_get_tiling(bo, &driver_priv->tiling_flags, &pitch);
615de2362d3Smrg	}
616de2362d3Smrg    }
617de2362d3Smrg}
618de2362d3Smrg
619de2362d3Smrgstatic inline struct radeon_bo *radeon_get_pixmap_bo(PixmapPtr pPix)
620de2362d3Smrg{
621de2362d3Smrg#ifdef USE_GLAMOR
622de2362d3Smrg    RADEONInfoPtr info = RADEONPTR(xf86ScreenToScrn(pPix->drawable.pScreen));
623de2362d3Smrg
624de2362d3Smrg    if (info->use_glamor) {
625de2362d3Smrg	struct radeon_pixmap *priv;
626de2362d3Smrg	priv = radeon_get_pixmap_private(pPix);
627de2362d3Smrg	return priv ? priv->bo : NULL;
628de2362d3Smrg    } else
629de2362d3Smrg#endif
630de2362d3Smrg    {
631de2362d3Smrg	struct radeon_exa_pixmap_priv *driver_priv;
632de2362d3Smrg	driver_priv = exaGetPixmapDriverPrivate(pPix);
633de2362d3Smrg	return driver_priv->bo;
634de2362d3Smrg    }
635de2362d3Smrg
636de2362d3Smrg    return NULL;
637de2362d3Smrg}
638de2362d3Smrg
639de2362d3Smrgstatic inline Bool radeon_get_pixmap_shared(PixmapPtr pPix)
640de2362d3Smrg{
641de2362d3Smrg#ifdef USE_GLAMOR
642de2362d3Smrg    RADEONInfoPtr info = RADEONPTR(xf86ScreenToScrn(pPix->drawable.pScreen));
643de2362d3Smrg
644de2362d3Smrg    if (info->use_glamor) {
645de2362d3Smrg        ErrorF("glamor sharing todo\n");
646de2362d3Smrg	return FALSE;
647de2362d3Smrg    } else
648de2362d3Smrg#endif
649de2362d3Smrg    {
650de2362d3Smrg	struct radeon_exa_pixmap_priv *driver_priv;
651de2362d3Smrg	driver_priv = exaGetPixmapDriverPrivate(pPix);
652de2362d3Smrg	return driver_priv->shared;
653de2362d3Smrg    }
654de2362d3Smrg    return FALSE;
655de2362d3Smrg}
656de2362d3Smrg
657de2362d3Smrg#define CP_PACKET0(reg, n)						\
658de2362d3Smrg	(RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
659de2362d3Smrg#define CP_PACKET1(reg0, reg1)						\
660de2362d3Smrg	(RADEON_CP_PACKET1 | (((reg1) >> 2) << 11) | ((reg0) >> 2))
661de2362d3Smrg#define CP_PACKET2()							\
662de2362d3Smrg	(RADEON_CP_PACKET2)
663de2362d3Smrg#define CP_PACKET3(pkt, n)						\
664de2362d3Smrg	(RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
665de2362d3Smrg
666de2362d3Smrg
667de2362d3Smrg#define RADEON_VERBOSE	0
668de2362d3Smrg
669de2362d3Smrg#define BEGIN_RING(n) do {						\
670de2362d3Smrg    if (RADEON_VERBOSE) {						\
671de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO,				\
672de2362d3Smrg		   "BEGIN_RING(%d) in %s\n", (unsigned int)n, __FUNCTION__);\
673de2362d3Smrg    }									\
674de2362d3Smrg    radeon_ddx_cs_start(pScrn, n, __FILE__, __func__, __LINE__);   \
675de2362d3Smrg} while (0)
676de2362d3Smrg
677de2362d3Smrg#define ADVANCE_RING() do {						\
678de2362d3Smrg    radeon_cs_end(info->cs, __FILE__, __func__, __LINE__); \
679de2362d3Smrg  } while (0)
680de2362d3Smrg
681de2362d3Smrg#define OUT_RING(x) do {						\
682de2362d3Smrg    if (RADEON_VERBOSE) {						\
683de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO,				\
684de2362d3Smrg		   "   OUT_RING(0x%08x)\n", (unsigned int)(x));		\
685de2362d3Smrg    }									\
686de2362d3Smrg    radeon_cs_write_dword(info->cs, (x));		\
687de2362d3Smrg} while (0)
688de2362d3Smrg
689de2362d3Smrg#define OUT_RING_REG(reg, val)						\
690de2362d3Smrgdo {									\
691de2362d3Smrg    OUT_RING(CP_PACKET0(reg, 0));					\
692de2362d3Smrg    OUT_RING(val);							\
693de2362d3Smrg} while (0)
694de2362d3Smrg
695de2362d3Smrg#define OUT_RING_RELOC(x, read_domains, write_domain)			\
696de2362d3Smrg  do {									\
697de2362d3Smrg	int _ret; \
698de2362d3Smrg    _ret = radeon_cs_write_reloc(info->cs, x, read_domains, write_domain, 0); \
699de2362d3Smrg	if (_ret) ErrorF("reloc emit failure %d\n", _ret); \
700de2362d3Smrg  } while(0)
701de2362d3Smrg
702de2362d3Smrg
703de2362d3Smrg#define FLUSH_RING()							\
704de2362d3Smrgdo {									\
705de2362d3Smrg    if (RADEON_VERBOSE)							\
706de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO,				\
707de2362d3Smrg		   "FLUSH_RING in %s\n", __FUNCTION__);			\
708de2362d3Smrg    radeon_cs_flush_indirect(pScrn); 				\
709de2362d3Smrg} while (0)
710de2362d3Smrg
711de2362d3Smrg#define CS_FULL(cs) ((cs)->cdw > 15 * 1024)
712de2362d3Smrg
713de2362d3Smrg#define RADEON_SWITCH_TO_2D()						\
714de2362d3Smrgdo {									\
715de2362d3Smrg	uint32_t flush = 0;                                             \
716de2362d3Smrg	switch (info->accel_state->engineMode) {			\
717de2362d3Smrg	case EXA_ENGINEMODE_UNKNOWN:					\
718de2362d3Smrg	    flush = 1;                                                  \
719de2362d3Smrg	    break;							\
720de2362d3Smrg	case EXA_ENGINEMODE_3D:						\
721de2362d3Smrg	    flush = CS_FULL(info->cs);			\
722de2362d3Smrg	    break;							\
723de2362d3Smrg	case EXA_ENGINEMODE_2D:						\
724de2362d3Smrg	    flush = CS_FULL(info->cs);			\
725de2362d3Smrg	    break;							\
726de2362d3Smrg	}								\
727de2362d3Smrg	if (flush) {							\
728de2362d3Smrg	    radeon_cs_flush_indirect(pScrn);			\
729de2362d3Smrg	}								\
730de2362d3Smrg        info->accel_state->engineMode = EXA_ENGINEMODE_2D;              \
731de2362d3Smrg} while (0);
732de2362d3Smrg
733de2362d3Smrg#define RADEON_SWITCH_TO_3D()						\
734de2362d3Smrgdo {									\
735de2362d3Smrg	uint32_t flush = 0;						\
736de2362d3Smrg	switch (info->accel_state->engineMode) {			\
737de2362d3Smrg	case EXA_ENGINEMODE_UNKNOWN:					\
738de2362d3Smrg	    flush = 1;                                                  \
739de2362d3Smrg	    break;							\
740de2362d3Smrg	case EXA_ENGINEMODE_2D:						\
741de2362d3Smrg	    flush = CS_FULL(info->cs);	 		\
742de2362d3Smrg	    break;							\
743de2362d3Smrg	case EXA_ENGINEMODE_3D:						\
744de2362d3Smrg	    flush = CS_FULL(info->cs);			\
745de2362d3Smrg	    break;							\
746de2362d3Smrg	}								\
747de2362d3Smrg	if (flush) {							\
748de2362d3Smrg	    radeon_cs_flush_indirect(pScrn);			\
749de2362d3Smrg	}                                                               \
750de2362d3Smrg	if (!info->accel_state->XInited3D)				\
751de2362d3Smrg	    RADEONInit3DEngine(pScrn);                                  \
752de2362d3Smrg        info->accel_state->engineMode = EXA_ENGINEMODE_3D;              \
753de2362d3Smrg} while (0);
754de2362d3Smrg
755de2362d3Smrg				/* Memory mapped register access macros */
756de2362d3Smrg
757de2362d3Smrg#define BEGIN_ACCEL_RELOC(n, r) do {		\
758de2362d3Smrg	int _nqw = (n) + (r);	\
759de2362d3Smrg	BEGIN_RING(2*_nqw);			\
760de2362d3Smrg    } while (0)
761de2362d3Smrg
762de2362d3Smrg#define EMIT_OFFSET(reg, value, pPix, rd, wd) do {		\
763de2362d3Smrg    driver_priv = exaGetPixmapDriverPrivate(pPix);		\
764de2362d3Smrg    OUT_RING_REG((reg), (value));				\
765de2362d3Smrg    OUT_RING_RELOC(driver_priv->bo, (rd), (wd));			\
766de2362d3Smrg    } while(0)
767de2362d3Smrg
768de2362d3Smrg#define EMIT_READ_OFFSET(reg, value, pPix) EMIT_OFFSET(reg, value, pPix, (RADEON_GEM_DOMAIN_VRAM | RADEON_GEM_DOMAIN_GTT), 0)
769de2362d3Smrg#define EMIT_WRITE_OFFSET(reg, value, pPix) EMIT_OFFSET(reg, value, pPix, 0, RADEON_GEM_DOMAIN_VRAM)
770de2362d3Smrg
771de2362d3Smrg#define OUT_TEXTURE_REG(reg, offset, bo) do {   \
772de2362d3Smrg    OUT_RING_REG((reg), (offset));                                   \
773de2362d3Smrg    OUT_RING_RELOC((bo), RADEON_GEM_DOMAIN_VRAM | RADEON_GEM_DOMAIN_GTT, 0); \
774de2362d3Smrg  } while(0)
775de2362d3Smrg
776de2362d3Smrg#define EMIT_COLORPITCH(reg, value, pPix) do {			\
777de2362d3Smrg    driver_priv = exaGetPixmapDriverPrivate(pPix);			\
778de2362d3Smrg    OUT_RING_REG((reg), value);					\
779de2362d3Smrg    OUT_RING_RELOC(driver_priv->bo, 0, RADEON_GEM_DOMAIN_VRAM);		\
780de2362d3Smrg} while(0)
781de2362d3Smrg
782de2362d3Smrgstatic __inline__ void RADEON_SYNC(RADEONInfoPtr info, ScrnInfoPtr pScrn)
783de2362d3Smrg{
784de2362d3Smrg    if (pScrn->pScreen)
785de2362d3Smrg	exaWaitSync(pScrn->pScreen);
786de2362d3Smrg}
787de2362d3Smrg
788de2362d3Smrgenum {
789de2362d3Smrg    RADEON_CREATE_PIXMAP_DRI2			= 0x04000000,
790de2362d3Smrg    RADEON_CREATE_PIXMAP_TILING_MICRO_SQUARE	= 0x08000000,
791de2362d3Smrg    RADEON_CREATE_PIXMAP_TILING_MACRO		= 0x10000000,
792de2362d3Smrg    RADEON_CREATE_PIXMAP_TILING_MICRO		= 0x20000000,
793de2362d3Smrg    RADEON_CREATE_PIXMAP_DEPTH			= 0x40000000, /* for r200 */
794de2362d3Smrg    RADEON_CREATE_PIXMAP_SZBUFFER		= 0x80000000, /* for eg */
795de2362d3Smrg};
796de2362d3Smrg
797de2362d3Smrg#define RADEON_CREATE_PIXMAP_TILING_FLAGS	\
798de2362d3Smrg    (RADEON_CREATE_PIXMAP_TILING_MICRO_SQUARE |	\
799de2362d3Smrg     RADEON_CREATE_PIXMAP_TILING_MACRO |	\
800de2362d3Smrg     RADEON_CREATE_PIXMAP_TILING_MICRO |	\
801de2362d3Smrg     RADEON_CREATE_PIXMAP_DEPTH |		\
802de2362d3Smrg     RADEON_CREATE_PIXMAP_SZBUFFER)
803de2362d3Smrg
804de2362d3Smrg
805de2362d3Smrg/* Compute log base 2 of val. */
806de2362d3Smrgstatic __inline__ int
807de2362d3SmrgRADEONLog2(int val)
808de2362d3Smrg{
809de2362d3Smrg	int bits;
810de2362d3Smrg#if (defined __i386__ || defined __x86_64__) && (defined __GNUC__)
811de2362d3Smrg	__asm volatile("bsrl	%1, %0"
812de2362d3Smrg		: "=r" (bits)
813de2362d3Smrg		: "c" (val)
814de2362d3Smrg	);
815de2362d3Smrg	return bits;
816de2362d3Smrg#else
817de2362d3Smrg	for (bits = 0; val != 0; val >>= 1, ++bits)
818de2362d3Smrg		;
819de2362d3Smrg	return bits - 1;
820de2362d3Smrg#endif
821de2362d3Smrg}
822de2362d3Smrg
823de2362d3Smrg#define RADEON_TILING_MASK				0xff
824de2362d3Smrg#define RADEON_TILING_LINEAR				0x0
825de2362d3Smrg
826de2362d3Smrg#endif /* _RADEON_H_ */
827