radeon.h revision 40732134
1209ff23fSmrg/* 2209ff23fSmrg * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and 3209ff23fSmrg * VA Linux Systems Inc., Fremont, California. 4209ff23fSmrg * 5209ff23fSmrg * All Rights Reserved. 6209ff23fSmrg * 7209ff23fSmrg * Permission is hereby granted, free of charge, to any person obtaining 8209ff23fSmrg * a copy of this software and associated documentation files (the 9209ff23fSmrg * "Software"), to deal in the Software without restriction, including 10209ff23fSmrg * without limitation on the rights to use, copy, modify, merge, 11209ff23fSmrg * publish, distribute, sublicense, and/or sell copies of the Software, 12209ff23fSmrg * and to permit persons to whom the Software is furnished to do so, 13209ff23fSmrg * subject to the following conditions: 14209ff23fSmrg * 15209ff23fSmrg * The above copyright notice and this permission notice (including the 16209ff23fSmrg * next paragraph) shall be included in all copies or substantial 17209ff23fSmrg * portions of the Software. 18209ff23fSmrg * 19209ff23fSmrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 20209ff23fSmrg * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21209ff23fSmrg * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 22209ff23fSmrg * NON-INFRINGEMENT. IN NO EVENT SHALL ATI, VA LINUX SYSTEMS AND/OR 23209ff23fSmrg * THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 24209ff23fSmrg * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 25209ff23fSmrg * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 26209ff23fSmrg * DEALINGS IN THE SOFTWARE. 27209ff23fSmrg */ 28209ff23fSmrg 29209ff23fSmrg/* 30209ff23fSmrg * Authors: 31209ff23fSmrg * Kevin E. Martin <martin@xfree86.org> 32209ff23fSmrg * Rickard E. Faith <faith@valinux.com> 33209ff23fSmrg * Alan Hourihane <alanh@fairlite.demon.co.uk> 34209ff23fSmrg * 35209ff23fSmrg */ 36209ff23fSmrg 37209ff23fSmrg#ifndef _RADEON_H_ 38209ff23fSmrg#define _RADEON_H_ 39209ff23fSmrg 40209ff23fSmrg#include <stdlib.h> /* For abs() */ 41209ff23fSmrg#include <unistd.h> /* For usleep() */ 42209ff23fSmrg#include <sys/time.h> /* For gettimeofday() */ 43209ff23fSmrg 44209ff23fSmrg#include "config.h" 45209ff23fSmrg#include "xf86str.h" 46209ff23fSmrg#include "compiler.h" 47209ff23fSmrg#include "xf86fbman.h" 48209ff23fSmrg 49209ff23fSmrg /* PCI support */ 50209ff23fSmrg#include "xf86Pci.h" 51209ff23fSmrg 52209ff23fSmrg#ifdef USE_EXA 53209ff23fSmrg#include "exa.h" 54209ff23fSmrg#endif 55209ff23fSmrg#ifdef USE_XAA 56209ff23fSmrg#include "xaa.h" 57209ff23fSmrg#endif 58209ff23fSmrg 59209ff23fSmrg /* Exa and Cursor Support */ 60209ff23fSmrg#include "vbe.h" 61209ff23fSmrg#include "xf86Cursor.h" 62209ff23fSmrg 63209ff23fSmrg /* DDC support */ 64209ff23fSmrg#include "xf86DDC.h" 65209ff23fSmrg 66209ff23fSmrg /* Xv support */ 67209ff23fSmrg#include "xf86xv.h" 68209ff23fSmrg 69209ff23fSmrg#include "radeon_probe.h" 70209ff23fSmrg#include "radeon_tv.h" 71209ff23fSmrg 72209ff23fSmrg /* DRI support */ 73209ff23fSmrg#ifdef XF86DRI 74209ff23fSmrg#define _XF86DRI_SERVER_ 75209ff23fSmrg#include "dri.h" 76209ff23fSmrg#include "GL/glxint.h" 77b7e1c893Smrg#include "xf86drm.h" 78ad43ddacSmrg#include "radeon_drm.h" 79b7e1c893Smrg 80209ff23fSmrg#ifdef DAMAGE 81209ff23fSmrg#include "damage.h" 82209ff23fSmrg#include "globals.h" 83209ff23fSmrg#endif 84209ff23fSmrg#endif 85209ff23fSmrg 86209ff23fSmrg#include "xf86Crtc.h" 87209ff23fSmrg#include "X11/Xatom.h" 88209ff23fSmrg 89ad43ddacSmrg#ifdef XF86DRM_MODE 90ad43ddacSmrg#include "radeon_bo.h" 91ad43ddacSmrg#include "radeon_cs.h" 92ad43ddacSmrg#include "radeon_dri2.h" 93ad43ddacSmrg#include "drmmode_display.h" 9440732134Srjs#include "radeon_surface.h" 95ad43ddacSmrg#else 96ad43ddacSmrg#include "radeon_dummy_bufmgr.h" 97ad43ddacSmrg#endif 98ad43ddacSmrg 99209ff23fSmrg /* Render support */ 100209ff23fSmrg#ifdef RENDER 101209ff23fSmrg#include "picturestr.h" 102209ff23fSmrg#endif 103209ff23fSmrg 104ad43ddacSmrg#include "simple_list.h" 105209ff23fSmrg#include "atipcirename.h" 106209ff23fSmrg 107209ff23fSmrg#ifndef MAX 108209ff23fSmrg#define MAX(a,b) ((a)>(b)?(a):(b)) 109209ff23fSmrg#endif 110209ff23fSmrg#ifndef MIN 111209ff23fSmrg#define MIN(a,b) ((a)>(b)?(b):(a)) 112209ff23fSmrg#endif 113209ff23fSmrg 114b7e1c893Smrg#if HAVE_BYTESWAP_H 115b7e1c893Smrg#include <byteswap.h> 116b7e1c893Smrg#elif defined(USE_SYS_ENDIAN_H) 117b7e1c893Smrg#include <sys/endian.h> 118b7e1c893Smrg#else 119b7e1c893Smrg#define bswap_16(value) \ 120b7e1c893Smrg ((((value) & 0xff) << 8) | ((value) >> 8)) 121b7e1c893Smrg 122b7e1c893Smrg#define bswap_32(value) \ 123b7e1c893Smrg (((uint32_t)bswap_16((uint16_t)((value) & 0xffff)) << 16) | \ 124b7e1c893Smrg (uint32_t)bswap_16((uint16_t)((value) >> 16))) 125b7e1c893Smrg 126b7e1c893Smrg#define bswap_64(value) \ 127b7e1c893Smrg (((uint64_t)bswap_32((uint32_t)((value) & 0xffffffff)) \ 128b7e1c893Smrg << 32) | \ 129b7e1c893Smrg (uint64_t)bswap_32((uint32_t)((value) >> 32))) 130b7e1c893Smrg#endif 131b7e1c893Smrg 132b7e1c893Smrg#if X_BYTE_ORDER == X_BIG_ENDIAN 133b7e1c893Smrg#define le32_to_cpu(x) bswap_32(x) 134b7e1c893Smrg#define le16_to_cpu(x) bswap_16(x) 135b7e1c893Smrg#define cpu_to_le32(x) bswap_32(x) 136b7e1c893Smrg#define cpu_to_le16(x) bswap_16(x) 137b7e1c893Smrg#else 138b7e1c893Smrg#define le32_to_cpu(x) (x) 139b7e1c893Smrg#define le16_to_cpu(x) (x) 140b7e1c893Smrg#define cpu_to_le32(x) (x) 141b7e1c893Smrg#define cpu_to_le16(x) (x) 142b7e1c893Smrg#endif 143b7e1c893Smrg 144209ff23fSmrg/* Provide substitutes for gcc's __FUNCTION__ on other compilers */ 145209ff23fSmrg#if !defined(__GNUC__) && !defined(__FUNCTION__) 146209ff23fSmrg# define __FUNCTION__ __func__ /* C99 */ 147209ff23fSmrg#endif 148209ff23fSmrg 149209ff23fSmrg#ifndef HAVE_XF86MODEBANDWIDTH 150209ff23fSmrgextern unsigned int xf86ModeBandwidth(DisplayModePtr mode, int depth); 151209ff23fSmrg#define MODE_BANDWIDTH MODE_BAD 152209ff23fSmrg#endif 153209ff23fSmrg 154209ff23fSmrgtypedef enum { 155209ff23fSmrg OPTION_NOACCEL, 156209ff23fSmrg OPTION_SW_CURSOR, 157209ff23fSmrg OPTION_DAC_6BIT, 158209ff23fSmrg OPTION_DAC_8BIT, 159209ff23fSmrg#ifdef XF86DRI 160209ff23fSmrg OPTION_BUS_TYPE, 161209ff23fSmrg OPTION_CP_PIO, 162209ff23fSmrg OPTION_USEC_TIMEOUT, 163209ff23fSmrg OPTION_AGP_MODE, 164209ff23fSmrg OPTION_AGP_FW, 165209ff23fSmrg OPTION_GART_SIZE, 166209ff23fSmrg OPTION_GART_SIZE_OLD, 167209ff23fSmrg OPTION_RING_SIZE, 168209ff23fSmrg OPTION_BUFFER_SIZE, 169209ff23fSmrg OPTION_DEPTH_MOVE, 170209ff23fSmrg OPTION_PAGE_FLIP, 171209ff23fSmrg OPTION_NO_BACKBUFFER, 172209ff23fSmrg OPTION_XV_DMA, 173209ff23fSmrg OPTION_FBTEX_PERCENT, 174209ff23fSmrg OPTION_DEPTH_BITS, 175209ff23fSmrg OPTION_PCIAPER_SIZE, 176209ff23fSmrg#ifdef USE_EXA 177209ff23fSmrg OPTION_ACCEL_DFS, 178ad43ddacSmrg OPTION_EXA_PIXMAPS, 179209ff23fSmrg#endif 180209ff23fSmrg#endif 181209ff23fSmrg OPTION_IGNORE_EDID, 182ad43ddacSmrg OPTION_CUSTOM_EDID, 183209ff23fSmrg OPTION_DISP_PRIORITY, 184209ff23fSmrg OPTION_PANEL_SIZE, 185209ff23fSmrg OPTION_MIN_DOTCLOCK, 186209ff23fSmrg OPTION_COLOR_TILING, 18740732134Srjs OPTION_COLOR_TILING_2D, 188209ff23fSmrg#ifdef XvExtension 189209ff23fSmrg OPTION_VIDEO_KEY, 190209ff23fSmrg OPTION_RAGE_THEATRE_CRYSTAL, 191209ff23fSmrg OPTION_RAGE_THEATRE_TUNER_PORT, 192209ff23fSmrg OPTION_RAGE_THEATRE_COMPOSITE_PORT, 193209ff23fSmrg OPTION_RAGE_THEATRE_SVIDEO_PORT, 194209ff23fSmrg OPTION_TUNER_TYPE, 195209ff23fSmrg OPTION_RAGE_THEATRE_MICROC_PATH, 196209ff23fSmrg OPTION_RAGE_THEATRE_MICROC_TYPE, 197209ff23fSmrg OPTION_SCALER_WIDTH, 198209ff23fSmrg#endif 199209ff23fSmrg#ifdef RENDER 200209ff23fSmrg OPTION_RENDER_ACCEL, 201209ff23fSmrg OPTION_SUBPIXEL_ORDER, 202209ff23fSmrg#endif 203209ff23fSmrg OPTION_SHOWCACHE, 204ad43ddacSmrg OPTION_CLOCK_GATING, 205209ff23fSmrg OPTION_BIOS_HOTKEYS, 206209ff23fSmrg OPTION_VGA_ACCESS, 207209ff23fSmrg OPTION_REVERSE_DDC, 208209ff23fSmrg OPTION_LVDS_PROBE_PLL, 209209ff23fSmrg OPTION_ACCELMETHOD, 210209ff23fSmrg OPTION_CONNECTORTABLE, 211209ff23fSmrg OPTION_DRI, 212209ff23fSmrg OPTION_DEFAULT_CONNECTOR_TABLE, 213209ff23fSmrg#if defined(__powerpc__) 214209ff23fSmrg OPTION_MAC_MODEL, 215209ff23fSmrg#endif 216209ff23fSmrg OPTION_DEFAULT_TMDS_PLL, 217209ff23fSmrg OPTION_TVDAC_LOAD_DETECT, 218209ff23fSmrg OPTION_FORCE_TVOUT, 219209ff23fSmrg OPTION_TVSTD, 220209ff23fSmrg OPTION_IGNORE_LID_STATUS, 221209ff23fSmrg OPTION_DEFAULT_TVDAC_ADJ, 222b7e1c893Smrg OPTION_INT10, 223b7e1c893Smrg OPTION_EXA_VSYNC, 224b7e1c893Smrg OPTION_ATOM_TVOUT, 225ad43ddacSmrg OPTION_R4XX_ATOM, 226ad43ddacSmrg OPTION_FORCE_LOW_POWER, 227ad43ddacSmrg OPTION_DYNAMIC_PM, 228ad43ddacSmrg OPTION_NEW_PLL, 229921a55d8Smrg OPTION_ZAPHOD_HEADS, 230921a55d8Smrg OPTION_SWAPBUFFERS_WAIT 231209ff23fSmrg} RADEONOpts; 232209ff23fSmrg 233209ff23fSmrg 234209ff23fSmrg#define RADEON_IDLE_RETRY 16 /* Fall out of idle loops after this count */ 235209ff23fSmrg#define RADEON_TIMEOUT 2000000 /* Fall out of wait loops after this count */ 236209ff23fSmrg 237209ff23fSmrg#define RADEON_VSYNC_TIMEOUT 20000 /* Maximum wait for VSYNC (in usecs) */ 238209ff23fSmrg 239209ff23fSmrg/* Buffer are aligned on 4096 byte boundaries */ 240ad43ddacSmrg#define RADEON_GPU_PAGE_SIZE 4096 241ad43ddacSmrg#define RADEON_BUFFER_ALIGN (RADEON_GPU_PAGE_SIZE - 1) 242209ff23fSmrg#define RADEON_VBIOS_SIZE 0x00010000 243209ff23fSmrg#define RADEON_USE_RMX 0x80000000 /* mode flag for using RMX 244209ff23fSmrg * Need to comfirm this is not used 245209ff23fSmrg * for something else. 246209ff23fSmrg */ 247209ff23fSmrg 248209ff23fSmrg#define xFixedToFloat(f) (((float) (f)) / 65536) 249209ff23fSmrg 250209ff23fSmrg#define RADEON_LOGLEVEL_DEBUG 4 251209ff23fSmrg 252209ff23fSmrg/* for Xv, outputs */ 253209ff23fSmrg#define MAKE_ATOM(a) MakeAtom(a, sizeof(a) - 1, TRUE) 254209ff23fSmrg 255209ff23fSmrg/* Other macros */ 256209ff23fSmrg#define RADEON_ARRAY_SIZE(x) (sizeof(x)/sizeof(x[0])) 257209ff23fSmrg#define RADEON_ALIGN(x,bytes) (((x) + ((bytes) - 1)) & ~((bytes) - 1)) 258209ff23fSmrg#define RADEONPTR(pScrn) ((RADEONInfoPtr)(pScrn)->driverPrivate) 259209ff23fSmrg 260209ff23fSmrgtypedef struct { 261209ff23fSmrg int revision; 262209ff23fSmrg uint16_t rr1_offset; 263209ff23fSmrg uint16_t rr2_offset; 264209ff23fSmrg uint16_t dyn_clk_offset; 265209ff23fSmrg uint16_t pll_offset; 266209ff23fSmrg uint16_t mem_config_offset; 267209ff23fSmrg uint16_t mem_reset_offset; 268209ff23fSmrg uint16_t short_mem_offset; 269209ff23fSmrg uint16_t rr3_offset; 270209ff23fSmrg uint16_t rr4_offset; 271209ff23fSmrg} RADEONBIOSInitTable; 272209ff23fSmrg 273209ff23fSmrg#define RADEON_PLL_USE_BIOS_DIVS (1 << 0) 274209ff23fSmrg#define RADEON_PLL_NO_ODD_POST_DIV (1 << 1) 275209ff23fSmrg#define RADEON_PLL_USE_REF_DIV (1 << 2) 276209ff23fSmrg#define RADEON_PLL_LEGACY (1 << 3) 277b7e1c893Smrg#define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4) 278b7e1c893Smrg#define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5) 279b7e1c893Smrg#define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6) 280b7e1c893Smrg#define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7) 281b7e1c893Smrg#define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8) 282b7e1c893Smrg#define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9) 283ad43ddacSmrg#define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10) 284ad43ddacSmrg#define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11) 285ad43ddacSmrg#define RADEON_PLL_USE_POST_DIV (1 << 12) 286209ff23fSmrg 287209ff23fSmrgtypedef struct { 288ad43ddacSmrg uint32_t reference_freq; 289ad43ddacSmrg uint32_t reference_div; 290ad43ddacSmrg uint32_t post_div; 291209ff23fSmrg uint32_t pll_in_min; 292209ff23fSmrg uint32_t pll_in_max; 293209ff23fSmrg uint32_t pll_out_min; 294209ff23fSmrg uint32_t pll_out_max; 295209ff23fSmrg uint16_t xclk; 296209ff23fSmrg 297209ff23fSmrg uint32_t min_ref_div; 298209ff23fSmrg uint32_t max_ref_div; 299209ff23fSmrg uint32_t min_post_div; 300209ff23fSmrg uint32_t max_post_div; 301209ff23fSmrg uint32_t min_feedback_div; 302209ff23fSmrg uint32_t max_feedback_div; 303ad43ddacSmrg uint32_t min_frac_feedback_div; 304ad43ddacSmrg uint32_t max_frac_feedback_div; 305209ff23fSmrg uint32_t best_vco; 306209ff23fSmrg} RADEONPLLRec, *RADEONPLLPtr; 307209ff23fSmrg 308209ff23fSmrgtypedef struct { 309209ff23fSmrg int bitsPerPixel; 310209ff23fSmrg int depth; 311209ff23fSmrg int displayWidth; 312209ff23fSmrg int displayHeight; 313209ff23fSmrg int pixel_code; 314209ff23fSmrg int pixel_bytes; 315209ff23fSmrg DisplayModePtr mode; 316209ff23fSmrg} RADEONFBLayout; 317209ff23fSmrg 318209ff23fSmrg#define IS_RV100_VARIANT ((info->ChipFamily == CHIP_FAMILY_RV100) || \ 319209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV200) || \ 320209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS100) || \ 321209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS200) || \ 322209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV250) || \ 323209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV280) || \ 324209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS300)) 325209ff23fSmrg 326209ff23fSmrg 327209ff23fSmrg#define IS_R300_VARIANT ((info->ChipFamily == CHIP_FAMILY_R300) || \ 328209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV350) || \ 329209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_R350) || \ 330209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV380) || \ 331209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_R420) || \ 332209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV410) || \ 333209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS400) || \ 334209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS480)) 335209ff23fSmrg 336209ff23fSmrg#define IS_AVIVO_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV515)) 337209ff23fSmrg 338209ff23fSmrg#define IS_DCE3_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV620)) 339209ff23fSmrg 340b7e1c893Smrg#define IS_DCE32_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV730)) 341b7e1c893Smrg 342ad43ddacSmrg#define IS_DCE4_VARIANT ((info->ChipFamily >= CHIP_FAMILY_CEDAR)) 343ad43ddacSmrg 344921a55d8Smrg#define IS_DCE41_VARIANT ((info->ChipFamily >= CHIP_FAMILY_PALM)) 345921a55d8Smrg 346921a55d8Smrg#define IS_DCE5_VARIANT ((info->ChipFamily >= CHIP_FAMILY_BARTS)) 347921a55d8Smrg 348921a55d8Smrg#define IS_EVERGREEN_3D (info->ChipFamily >= CHIP_FAMILY_CEDAR) 349921a55d8Smrg 350b7e1c893Smrg#define IS_R600_3D (info->ChipFamily >= CHIP_FAMILY_R600) 351b7e1c893Smrg 352209ff23fSmrg#define IS_R500_3D ((info->ChipFamily == CHIP_FAMILY_RV515) || \ 353209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_R520) || \ 354209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV530) || \ 355209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_R580) || \ 356209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV560) || \ 357209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV570)) 358209ff23fSmrg 359ad43ddacSmrg#define IS_R400_3D ((info->ChipFamily == CHIP_FAMILY_R420) || \ 360ad43ddacSmrg (info->ChipFamily == CHIP_FAMILY_RV410) || \ 361ad43ddacSmrg (info->ChipFamily == CHIP_FAMILY_RS690) || \ 362ad43ddacSmrg (info->ChipFamily == CHIP_FAMILY_RS600) || \ 363ad43ddacSmrg (info->ChipFamily == CHIP_FAMILY_RS740)) 364ad43ddacSmrg 365209ff23fSmrg#define IS_R300_3D ((info->ChipFamily == CHIP_FAMILY_R300) || \ 366209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV350) || \ 367209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_R350) || \ 368209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV380) || \ 369209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_R420) || \ 370209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV410) || \ 371209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS690) || \ 372209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS600) || \ 373209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS740) || \ 374209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS400) || \ 375209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS480)) 376209ff23fSmrg 377ad43ddacSmrg#define IS_R200_3D ((info->ChipFamily == CHIP_FAMILY_RV250) || \ 378ad43ddacSmrg (info->ChipFamily == CHIP_FAMILY_RV280) || \ 379ad43ddacSmrg (info->ChipFamily == CHIP_FAMILY_RS300) || \ 380ad43ddacSmrg (info->ChipFamily == CHIP_FAMILY_R200)) 381ad43ddacSmrg 382209ff23fSmrg/* 383209ff23fSmrg * Errata workarounds 384209ff23fSmrg */ 385209ff23fSmrgtypedef enum { 386209ff23fSmrg CHIP_ERRATA_R300_CG = 0x00000001, 387209ff23fSmrg CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002, 388209ff23fSmrg CHIP_ERRATA_PLL_DELAY = 0x00000004 389209ff23fSmrg} RADEONErrata; 390209ff23fSmrg 391209ff23fSmrgtypedef enum { 392209ff23fSmrg RADEON_DVOCHIP_NONE, 393209ff23fSmrg RADEON_SIL_164, 394209ff23fSmrg RADEON_SIL_1178 395209ff23fSmrg} RADEONExtTMDSChip; 396209ff23fSmrg 397209ff23fSmrg#if defined(__powerpc__) 398209ff23fSmrgtypedef enum { 399209ff23fSmrg RADEON_MAC_NONE, 400209ff23fSmrg RADEON_MAC_IBOOK, 401209ff23fSmrg RADEON_MAC_POWERBOOK_EXTERNAL, 402209ff23fSmrg RADEON_MAC_POWERBOOK_INTERNAL, 403209ff23fSmrg RADEON_MAC_POWERBOOK_VGA, 404209ff23fSmrg RADEON_MAC_MINI_EXTERNAL, 405209ff23fSmrg RADEON_MAC_MINI_INTERNAL, 406b7e1c893Smrg RADEON_MAC_IMAC_G5_ISIGHT, 407b7e1c893Smrg RADEON_MAC_EMAC 408209ff23fSmrg} RADEONMacModel; 409209ff23fSmrg#endif 410209ff23fSmrg 411209ff23fSmrgtypedef enum { 412209ff23fSmrg CARD_PCI, 413209ff23fSmrg CARD_AGP, 414209ff23fSmrg CARD_PCIE 415209ff23fSmrg} RADEONCardType; 416209ff23fSmrg 417ad43ddacSmrgtypedef enum { 418ad43ddacSmrg POWER_DEFAULT, 419ad43ddacSmrg POWER_LOW, 420ad43ddacSmrg POWER_HIGH 421ad43ddacSmrg} RADEONPMType; 422ad43ddacSmrg 423ad43ddacSmrgtypedef struct { 424ad43ddacSmrg RADEONPMType type; 425ad43ddacSmrg uint32_t sclk; 426ad43ddacSmrg uint32_t mclk; 427ad43ddacSmrg uint32_t pcie_lanes; 428ad43ddacSmrg uint32_t flags; 429ad43ddacSmrg} RADEONPowerMode; 430ad43ddacSmrg 431ad43ddacSmrgtypedef struct { 432ad43ddacSmrg /* power modes */ 433ad43ddacSmrg int num_modes; 434ad43ddacSmrg int current_mode; 435ad43ddacSmrg RADEONPowerMode mode[3]; 436ad43ddacSmrg 437ad43ddacSmrg Bool clock_gating_enabled; 438ad43ddacSmrg Bool dynamic_mode_enabled; 439ad43ddacSmrg Bool force_low_power_enabled; 440ad43ddacSmrg} RADEONPowerManagement; 441ad43ddacSmrg 442209ff23fSmrgtypedef struct _atomBiosHandle *atomBiosHandlePtr; 443209ff23fSmrg 444ad43ddacSmrgstruct radeon_exa_pixmap_priv { 445ad43ddacSmrg struct radeon_bo *bo; 446c4ae5be6Smrg uint32_t tiling_flags; 44740732134Srjs#ifdef XF86DRM_MODE 44840732134Srjs struct radeon_surface surface; 44940732134Srjs#endif 450ad43ddacSmrg Bool bo_mapped; 451ad43ddacSmrg}; 452ad43ddacSmrg 453ad43ddacSmrg#define RADEON_2D_EXA_COPY 1 454ad43ddacSmrg#define RADEON_2D_EXA_SOLID 2 455ad43ddacSmrg 456ad43ddacSmrgstruct radeon_2d_state { 457ad43ddacSmrg int op; // 458ad43ddacSmrg uint32_t dst_pitch_offset; 459ad43ddacSmrg uint32_t src_pitch_offset; 460ad43ddacSmrg uint32_t dp_gui_master_cntl; 461ad43ddacSmrg uint32_t dp_cntl; 462ad43ddacSmrg uint32_t dp_write_mask; 463ad43ddacSmrg uint32_t dp_brush_frgd_clr; 464ad43ddacSmrg uint32_t dp_brush_bkgd_clr; 465ad43ddacSmrg uint32_t dp_src_frgd_clr; 466ad43ddacSmrg uint32_t dp_src_bkgd_clr; 467ad43ddacSmrg uint32_t default_sc_bottom_right; 468ad43ddacSmrg struct radeon_bo *dst_bo; 469ad43ddacSmrg struct radeon_bo *src_bo; 470ad43ddacSmrg}; 471ad43ddacSmrg 472209ff23fSmrg#ifdef XF86DRI 473b7e1c893Smrgstruct radeon_cp { 474b7e1c893Smrg Bool CPRuns; /* CP is running */ 475b7e1c893Smrg Bool CPInUse; /* CP has been used by X server */ 476b7e1c893Smrg Bool CPStarted; /* CP has started */ 477b7e1c893Smrg int CPMode; /* CP mode that server/clients use */ 478b7e1c893Smrg int CPFifoSize; /* Size of the CP command FIFO */ 479b7e1c893Smrg int CPusecTimeout; /* CP timeout in usecs */ 480b7e1c893Smrg Bool needCacheFlush; 481209ff23fSmrg 482b7e1c893Smrg /* CP accleration */ 483b7e1c893Smrg drmBufPtr indirectBuffer; 484b7e1c893Smrg int indirectStart; 485209ff23fSmrg 486b7e1c893Smrg /* Debugging info for BEGIN_RING/ADVANCE_RING pairs. */ 487b7e1c893Smrg int dma_begin_count; 488b7e1c893Smrg char *dma_debug_func; 489b7e1c893Smrg int dma_debug_lineno; 490209ff23fSmrg 491b7e1c893Smrg }; 492209ff23fSmrg 493b7e1c893Smrgtypedef struct { 494b7e1c893Smrg /* Nothing here yet */ 495b7e1c893Smrg int dummy; 496b7e1c893Smrg} RADEONConfigPrivRec, *RADEONConfigPrivPtr; 497209ff23fSmrg 498b7e1c893Smrgtypedef struct { 499b7e1c893Smrg /* Nothing here yet */ 500b7e1c893Smrg int dummy; 501b7e1c893Smrg} RADEONDRIContextRec, *RADEONDRIContextPtr; 502209ff23fSmrg 503b7e1c893Smrgstruct radeon_dri { 504b7e1c893Smrg Bool noBackBuffer; 505209ff23fSmrg 506209ff23fSmrg Bool newMemoryMap; 507209ff23fSmrg drmVersionPtr pLibDRMVersion; 508209ff23fSmrg drmVersionPtr pKernelDRMVersion; 509209ff23fSmrg DRIInfoPtr pDRIInfo; 510209ff23fSmrg int drmFD; 511209ff23fSmrg int numVisualConfigs; 512209ff23fSmrg __GLXvisualConfig *pVisualConfigs; 513209ff23fSmrg RADEONConfigPrivPtr pVisualConfigsPriv; 514209ff23fSmrg Bool (*DRICloseScreen)(int, ScreenPtr); 515209ff23fSmrg 516209ff23fSmrg drm_handle_t fbHandle; 517209ff23fSmrg 518209ff23fSmrg drmSize registerSize; 519209ff23fSmrg drm_handle_t registerHandle; 520209ff23fSmrg 521209ff23fSmrg drmSize pciSize; 522209ff23fSmrg drm_handle_t pciMemHandle; 523209ff23fSmrg unsigned char *PCI; /* Map */ 524209ff23fSmrg 525209ff23fSmrg Bool depthMoves; /* Enable depth moves -- slow! */ 526209ff23fSmrg Bool allowPageFlip; /* Enable 3d page flipping */ 527209ff23fSmrg#ifdef DAMAGE 528209ff23fSmrg DamagePtr pDamage; 529209ff23fSmrg RegionRec driRegion; 530209ff23fSmrg#endif 531209ff23fSmrg Bool have3DWindows; /* Are there any 3d clients? */ 532209ff23fSmrg 533209ff23fSmrg int pciAperSize; 534209ff23fSmrg drmSize gartSize; 535209ff23fSmrg drm_handle_t agpMemHandle; /* Handle from drmAgpAlloc */ 536209ff23fSmrg unsigned long gartOffset; 537209ff23fSmrg unsigned char *AGP; /* Map */ 538209ff23fSmrg int agpMode; 539209ff23fSmrg 540209ff23fSmrg uint32_t pciCommand; 541209ff23fSmrg 542b7e1c893Smrg /* CP ring buffer data */ 543209ff23fSmrg unsigned long ringStart; /* Offset into GART space */ 544209ff23fSmrg drm_handle_t ringHandle; /* Handle from drmAddMap */ 545209ff23fSmrg drmSize ringMapSize; /* Size of map */ 546209ff23fSmrg int ringSize; /* Size of ring (in MB) */ 547209ff23fSmrg drmAddress ring; /* Map */ 548209ff23fSmrg int ringSizeLog2QW; 549209ff23fSmrg 550209ff23fSmrg unsigned long ringReadOffset; /* Offset into GART space */ 551209ff23fSmrg drm_handle_t ringReadPtrHandle; /* Handle from drmAddMap */ 552209ff23fSmrg drmSize ringReadMapSize; /* Size of map */ 553209ff23fSmrg drmAddress ringReadPtr; /* Map */ 554209ff23fSmrg 555b7e1c893Smrg /* CP vertex/indirect buffer data */ 556209ff23fSmrg unsigned long bufStart; /* Offset into GART space */ 557209ff23fSmrg drm_handle_t bufHandle; /* Handle from drmAddMap */ 558209ff23fSmrg drmSize bufMapSize; /* Size of map */ 559209ff23fSmrg int bufSize; /* Size of buffers (in MB) */ 560209ff23fSmrg drmAddress buf; /* Map */ 561209ff23fSmrg int bufNumBufs; /* Number of buffers */ 562209ff23fSmrg drmBufMapPtr buffers; /* Buffer map */ 563209ff23fSmrg 564b7e1c893Smrg /* CP GART Texture data */ 565209ff23fSmrg unsigned long gartTexStart; /* Offset into GART space */ 566209ff23fSmrg drm_handle_t gartTexHandle; /* Handle from drmAddMap */ 567209ff23fSmrg drmSize gartTexMapSize; /* Size of map */ 568209ff23fSmrg int gartTexSize; /* Size of GART tex space (in MB) */ 569209ff23fSmrg drmAddress gartTex; /* Map */ 570209ff23fSmrg int log2GARTTexGran; 571209ff23fSmrg 572b7e1c893Smrg /* DRI screen private data */ 573209ff23fSmrg int fbX; 574209ff23fSmrg int fbY; 575209ff23fSmrg int backX; 576209ff23fSmrg int backY; 577209ff23fSmrg int depthX; 578209ff23fSmrg int depthY; 579209ff23fSmrg 580209ff23fSmrg int frontOffset; 581209ff23fSmrg int frontPitch; 582209ff23fSmrg int backOffset; 583209ff23fSmrg int backPitch; 584209ff23fSmrg int depthOffset; 585209ff23fSmrg int depthPitch; 586209ff23fSmrg int depthBits; 587209ff23fSmrg int textureOffset; 588209ff23fSmrg int textureSize; 589209ff23fSmrg int log2TexGran; 590209ff23fSmrg 591209ff23fSmrg int pciGartSize; 592209ff23fSmrg uint32_t pciGartOffset; 593209ff23fSmrg void *pciGartBackup; 594b7e1c893Smrg 595b7e1c893Smrg int irq; 596b7e1c893Smrg 597209ff23fSmrg#ifdef USE_XAA 598209ff23fSmrg uint32_t frontPitchOffset; 599209ff23fSmrg uint32_t backPitchOffset; 600209ff23fSmrg uint32_t depthPitchOffset; 601209ff23fSmrg 602b7e1c893Smrg /* offscreen memory management */ 603209ff23fSmrg int backLines; 604209ff23fSmrg FBAreaPtr backArea; 605209ff23fSmrg int depthTexLines; 606209ff23fSmrg FBAreaPtr depthTexArea; 607209ff23fSmrg#endif 608209ff23fSmrg 609b7e1c893Smrg}; 610b7e1c893Smrg#endif 611209ff23fSmrg 612ad43ddacSmrg#define DMA_BO_FREE_TIME 1000 613ad43ddacSmrg 614ad43ddacSmrgstruct radeon_dma_bo { 615ad43ddacSmrg struct radeon_dma_bo *next, *prev; 616ad43ddacSmrg struct radeon_bo *bo; 617ad43ddacSmrg int expire_counter; 618ad43ddacSmrg}; 619ad43ddacSmrg 620ad43ddacSmrgstruct r600_accel_object { 621ad43ddacSmrg uint32_t pitch; 622ad43ddacSmrg uint32_t width; 623ad43ddacSmrg uint32_t height; 624ad43ddacSmrg uint32_t offset; 625ad43ddacSmrg int bpp; 626ad43ddacSmrg uint32_t domain; 627ad43ddacSmrg struct radeon_bo *bo; 628b13dfe66Smrg uint32_t tiling_flags; 62940732134Srjs#if defined(XF86DRM_MODE) 63040732134Srjs struct radeon_surface *surface; 63140732134Srjs#endif 632ad43ddacSmrg}; 633ad43ddacSmrg 634921a55d8Smrgstruct radeon_vbo_object { 635921a55d8Smrg int vb_offset; 636921a55d8Smrg uint64_t vb_mc_addr; 637921a55d8Smrg int vb_total; 638921a55d8Smrg void *vb_ptr; 639921a55d8Smrg uint32_t vb_size; 640921a55d8Smrg uint32_t vb_op_vert_size; 641921a55d8Smrg int32_t vb_start_op; 642921a55d8Smrg struct radeon_bo *vb_bo; 643921a55d8Smrg unsigned verts_per_op; 644921a55d8Smrg}; 645921a55d8Smrg 646b7e1c893Smrgstruct radeon_accel_state { 647b7e1c893Smrg /* common accel data */ 648b7e1c893Smrg int fifo_slots; /* Free slots in the FIFO (64 max) */ 649b7e1c893Smrg /* Computed values for Radeon */ 650b7e1c893Smrg uint32_t dp_gui_master_cntl; 651b7e1c893Smrg uint32_t dp_gui_master_cntl_clip; 652b7e1c893Smrg uint32_t trans_color; 653b7e1c893Smrg /* Saved values for ScreenToScreenCopy */ 654b7e1c893Smrg int xdir; 655b7e1c893Smrg int ydir; 656b7e1c893Smrg uint32_t dst_pitch_offset; 657209ff23fSmrg 658b7e1c893Smrg /* render accel */ 659b7e1c893Smrg unsigned short texW[2]; 660b7e1c893Smrg unsigned short texH[2]; 661b7e1c893Smrg Bool XInited3D; /* X itself has the 3D context */ 662b7e1c893Smrg int num_gb_pipes; 663b7e1c893Smrg Bool has_tcl; 664c4ae5be6Smrg Bool allowHWDFS; 665209ff23fSmrg 666b7e1c893Smrg#ifdef USE_EXA 667b7e1c893Smrg /* EXA */ 668b7e1c893Smrg ExaDriverPtr exa; 669b7e1c893Smrg int exaSyncMarker; 670b7e1c893Smrg int exaMarkerSynced; 671b7e1c893Smrg int engineMode; 672b7e1c893Smrg#define EXA_ENGINEMODE_UNKNOWN 0 673b7e1c893Smrg#define EXA_ENGINEMODE_2D 1 674b7e1c893Smrg#define EXA_ENGINEMODE_3D 2 675209ff23fSmrg 676ad43ddacSmrg int composite_op; 677ad43ddacSmrg PicturePtr dst_pic; 678ad43ddacSmrg PicturePtr msk_pic; 679ad43ddacSmrg PicturePtr src_pic; 680ad43ddacSmrg PixmapPtr dst_pix; 681ad43ddacSmrg PixmapPtr msk_pix; 682ad43ddacSmrg PixmapPtr src_pix; 683b7e1c893Smrg Bool is_transform[2]; 684b7e1c893Smrg PictTransform *transform[2]; 685b7e1c893Smrg /* Whether we are tiling horizontally and vertically */ 686b7e1c893Smrg Bool need_src_tile_x; 687b7e1c893Smrg Bool need_src_tile_y; 688b7e1c893Smrg /* Size of tiles ... set to 65536x65536 if not tiling in that direction */ 689b7e1c893Smrg Bool src_tile_width; 690b7e1c893Smrg Bool src_tile_height; 691ad43ddacSmrg uint32_t *draw_header; 692ad43ddacSmrg unsigned vtx_count; 693ad43ddacSmrg unsigned num_vtx; 694b7e1c893Smrg Bool vsync; 695b7e1c893Smrg 696b7e1c893Smrg drmBufPtr ib; 697921a55d8Smrg 698921a55d8Smrg struct radeon_vbo_object vbo; 699921a55d8Smrg struct radeon_vbo_object cbuf; 700921a55d8Smrg 701ad43ddacSmrg /* where to discard IB from if we cancel operation */ 702ad43ddacSmrg uint32_t ib_reset_op; 703ad43ddacSmrg#ifdef XF86DRM_MODE 704ad43ddacSmrg struct radeon_dma_bo bo_free; 705ad43ddacSmrg struct radeon_dma_bo bo_wait; 706ad43ddacSmrg struct radeon_dma_bo bo_reserved; 707ad43ddacSmrg Bool use_vbos; 708ad43ddacSmrg#endif 7090974d292Smrg void (*finish_op)(ScrnInfoPtr, int); 710b7e1c893Smrg // shader storage 711b7e1c893Smrg ExaOffscreenArea *shaders; 712ad43ddacSmrg struct radeon_bo *shaders_bo; 713b7e1c893Smrg uint32_t solid_vs_offset; 714b7e1c893Smrg uint32_t solid_ps_offset; 715b7e1c893Smrg uint32_t copy_vs_offset; 716b7e1c893Smrg uint32_t copy_ps_offset; 717b7e1c893Smrg uint32_t comp_vs_offset; 718b7e1c893Smrg uint32_t comp_ps_offset; 719b7e1c893Smrg uint32_t xv_vs_offset; 720b7e1c893Smrg uint32_t xv_ps_offset; 721921a55d8Smrg // shader consts 722921a55d8Smrg uint32_t solid_vs_const_offset; 723921a55d8Smrg uint32_t solid_ps_const_offset; 724921a55d8Smrg uint32_t copy_vs_const_offset; 725921a55d8Smrg uint32_t copy_ps_const_offset; 726921a55d8Smrg uint32_t comp_vs_const_offset; 727921a55d8Smrg uint32_t comp_ps_const_offset; 728921a55d8Smrg uint32_t comp_mask_ps_const_offset; 729921a55d8Smrg uint32_t xv_vs_const_offset; 730921a55d8Smrg uint32_t xv_ps_const_offset; 731b7e1c893Smrg 732b7e1c893Smrg //size/addr stuff 733ad43ddacSmrg struct r600_accel_object src_obj[2]; 734ad43ddacSmrg struct r600_accel_object dst_obj; 735b7e1c893Smrg uint32_t src_size[2]; 736b7e1c893Smrg uint32_t dst_size; 737ad43ddacSmrg 738b7e1c893Smrg uint32_t vs_size; 739b7e1c893Smrg uint64_t vs_mc_addr; 740b7e1c893Smrg uint32_t ps_size; 741b7e1c893Smrg uint64_t ps_mc_addr; 742b7e1c893Smrg 743b7e1c893Smrg // UTS/DFS 744b7e1c893Smrg drmBufPtr scratch; 745b7e1c893Smrg 74640732134Srjs // solid/copy 747b7e1c893Smrg ExaOffscreenArea *copy_area; 748ad43ddacSmrg struct radeon_bo *copy_area_bo; 749b7e1c893Smrg Bool same_surface; 750b7e1c893Smrg int rop; 751b7e1c893Smrg uint32_t planemask; 75240732134Srjs uint32_t fg; 753b7e1c893Smrg 754b7e1c893Smrg // composite 755b7e1c893Smrg Bool component_alpha; 756b7e1c893Smrg Bool src_alpha; 757ad43ddacSmrg // vline 758ad43ddacSmrg xf86CrtcPtr vline_crtc; 759ad43ddacSmrg int vline_y1; 760ad43ddacSmrg int vline_y2; 761b7e1c893Smrg#endif 762209ff23fSmrg 763b7e1c893Smrg#ifdef USE_XAA 764b7e1c893Smrg /* XAA */ 765b7e1c893Smrg XAAInfoRecPtr accel; 766b7e1c893Smrg /* ScanlineScreenToScreenColorExpand support */ 767b7e1c893Smrg unsigned char *scratch_buffer[1]; 768b7e1c893Smrg unsigned char *scratch_save; 769b7e1c893Smrg int scanline_x; 770b7e1c893Smrg int scanline_y; 771b7e1c893Smrg int scanline_w; 772b7e1c893Smrg int scanline_h; 773b7e1c893Smrg int scanline_h_w; 774b7e1c893Smrg int scanline_words; 775b7e1c893Smrg int scanline_direct; 776b7e1c893Smrg int scanline_bpp; /* Only used for ImageWrite */ 777b7e1c893Smrg int scanline_fg; 778b7e1c893Smrg int scanline_bg; 779b7e1c893Smrg int scanline_hpass; 780b7e1c893Smrg int scanline_x1clip; 781b7e1c893Smrg int scanline_x2clip; 782b7e1c893Smrg /* Saved values for DashedTwoPointLine */ 783b7e1c893Smrg int dashLen; 784b7e1c893Smrg uint32_t dashPattern; 785b7e1c893Smrg int dash_fg; 786b7e1c893Smrg int dash_bg; 787b7e1c893Smrg 788b7e1c893Smrg FBLinearPtr RenderTex; 789b7e1c893Smrg void (*RenderCallback)(ScrnInfoPtr); 790b7e1c893Smrg Time RenderTimeout; 791b7e1c893Smrg /* 792b7e1c893Smrg * XAAForceTransBlit is used to change the behavior of the XAA 793b7e1c893Smrg * SetupForScreenToScreenCopy function, to make it DGA-friendly. 794b7e1c893Smrg */ 795b7e1c893Smrg Bool XAAForceTransBlit; 796209ff23fSmrg#endif 797209ff23fSmrg 798b7e1c893Smrg}; 799b7e1c893Smrg 800b7e1c893Smrgtypedef struct { 801b7e1c893Smrg EntityInfoPtr pEnt; 802b7e1c893Smrg pciVideoPtr PciInfo; 80340732134Srjs#ifndef XSERVER_LIBPCIACCESS 804b7e1c893Smrg PCITAG PciTag; 80540732134Srjs#endif 806b7e1c893Smrg int Chipset; 807b7e1c893Smrg RADEONChipFamily ChipFamily; 808b7e1c893Smrg RADEONErrata ChipErrata; 809b7e1c893Smrg 810b7e1c893Smrg unsigned long long LinearAddr; /* Frame buffer physical address */ 811b7e1c893Smrg unsigned long long MMIOAddr; /* MMIO region physical address */ 812b7e1c893Smrg unsigned long long BIOSAddr; /* BIOS physical address */ 813921a55d8Smrg uint64_t fbLocation; 814b7e1c893Smrg uint32_t gartLocation; 815b7e1c893Smrg uint32_t mc_fb_location; 816b7e1c893Smrg uint32_t mc_agp_location; 817b7e1c893Smrg uint32_t mc_agp_location_hi; 818b7e1c893Smrg 819b7e1c893Smrg void *MMIO; /* Map of MMIO region */ 820b7e1c893Smrg void *FB; /* Map of frame buffer */ 821b7e1c893Smrg uint8_t *VBIOS; /* Video BIOS pointer */ 822b7e1c893Smrg 823b7e1c893Smrg Bool IsAtomBios; /* New BIOS used in R420 etc. */ 824b7e1c893Smrg int ROMHeaderStart; /* Start of the ROM Info Table */ 825b7e1c893Smrg int MasterDataStart; /* Offset for Master Data Table for ATOM BIOS */ 826b7e1c893Smrg 827b7e1c893Smrg uint32_t MemCntl; 828b7e1c893Smrg uint32_t BusCntl; 829b7e1c893Smrg unsigned long MMIOSize; /* MMIO region physical address */ 830b7e1c893Smrg unsigned long FbMapSize; /* Size of frame buffer, in bytes */ 831b7e1c893Smrg unsigned long FbSecureSize; /* Size of secured fb area at end of 832b7e1c893Smrg framebuffer */ 833b7e1c893Smrg 834b7e1c893Smrg Bool IsMobility; /* Mobile chips for laptops */ 835b7e1c893Smrg Bool IsIGP; /* IGP chips */ 836b7e1c893Smrg Bool HasSingleDAC; /* only TVDAC on chip */ 837b7e1c893Smrg Bool ddc_mode; /* Validate mode by matching exactly 838b7e1c893Smrg * the modes supported in DDC data 839b7e1c893Smrg */ 840b7e1c893Smrg Bool R300CGWorkaround; 841b7e1c893Smrg 842b7e1c893Smrg /* EDID or BIOS values for FPs */ 843b7e1c893Smrg int RefDivider; 844b7e1c893Smrg int FeedbackDivider; 845b7e1c893Smrg int PostDivider; 846b7e1c893Smrg Bool UseBiosDividers; 847b7e1c893Smrg /* EDID data using DDC interface */ 848b7e1c893Smrg Bool ddc_bios; 849b7e1c893Smrg Bool ddc1; 850b7e1c893Smrg Bool ddc2; 851b7e1c893Smrg 852b7e1c893Smrg RADEONPLLRec pll; 8530974d292Smrg int default_dispclk; 8540974d292Smrg int dp_extclk; 855b7e1c893Smrg 856b7e1c893Smrg int RamWidth; 857b7e1c893Smrg float sclk; /* in MHz */ 858b7e1c893Smrg float mclk; /* in MHz */ 859b7e1c893Smrg Bool IsDDR; 860b7e1c893Smrg int DispPriority; 861b7e1c893Smrg 862b7e1c893Smrg RADEONSavePtr SavedReg; /* Original (text) mode */ 863b7e1c893Smrg RADEONSavePtr ModeReg; /* Current mode */ 864b7e1c893Smrg Bool (*CloseScreen)(int, ScreenPtr); 865b7e1c893Smrg 866b7e1c893Smrg void (*BlockHandler)(int, pointer, pointer, pointer); 867b7e1c893Smrg 868b7e1c893Smrg Bool PaletteSavedOnVT; /* Palette saved on last VT switch */ 869b7e1c893Smrg 870b7e1c893Smrg xf86CursorInfoPtr cursor; 871b7e1c893Smrg#ifdef ARGB_CURSOR 872b7e1c893Smrg Bool cursor_argb; 873b7e1c893Smrg#endif 874b7e1c893Smrg int cursor_fg; 875b7e1c893Smrg int cursor_bg; 876b7e1c893Smrg 877b7e1c893Smrg int pix24bpp; /* Depth of pixmap for 24bpp fb */ 878b7e1c893Smrg Bool dac6bits; /* Use 6 bit DAC? */ 879b7e1c893Smrg 880b7e1c893Smrg RADEONFBLayout CurrentLayout; 881b7e1c893Smrg 882b7e1c893Smrg#ifdef XF86DRI 883b7e1c893Smrg Bool directRenderingEnabled; 884b7e1c893Smrg Bool directRenderingInited; 885b7e1c893Smrg RADEONCardType cardType; /* Current card is a PCI card */ 886b7e1c893Smrg struct radeon_cp *cp; 887b7e1c893Smrg struct radeon_dri *dri; 888ad43ddacSmrg#ifdef XF86DRM_MODE 889ad43ddacSmrg struct radeon_dri2 dri2; 890ad43ddacSmrg#endif 891b7e1c893Smrg#ifdef USE_EXA 892b7e1c893Smrg Bool accelDFS; 893b7e1c893Smrg#endif 894b7e1c893Smrg Bool DMAForXv; 895209ff23fSmrg#endif /* XF86DRI */ 896209ff23fSmrg 897b7e1c893Smrg /* accel */ 898b7e1c893Smrg Bool RenderAccel; /* Render */ 899b7e1c893Smrg Bool allowColorTiling; 90040732134Srjs Bool allowColorTiling2D; 901b7e1c893Smrg Bool tilingEnabled; /* mirror of sarea->tiling_enabled */ 902b7e1c893Smrg struct radeon_accel_state *accel_state; 903b7e1c893Smrg Bool accelOn; 904b7e1c893Smrg Bool useEXA; 905b7e1c893Smrg#ifdef USE_EXA 906ad43ddacSmrg Bool exa_pixmaps; 907ad43ddacSmrg Bool exa_force_create; 908b7e1c893Smrg XF86ModReqInfo exaReq; 909b7e1c893Smrg#endif 910b7e1c893Smrg#ifdef USE_XAA 911b7e1c893Smrg XF86ModReqInfo xaaReq; 912b7e1c893Smrg#endif 913b7e1c893Smrg 914209ff23fSmrg /* XVideo */ 915209ff23fSmrg XF86VideoAdaptorPtr adaptor; 916209ff23fSmrg void (*VideoTimerCallback)(ScrnInfoPtr, Time); 917209ff23fSmrg int videoKey; 918209ff23fSmrg int RageTheatreCrystal; 919209ff23fSmrg int RageTheatreTunerPort; 920209ff23fSmrg int RageTheatreCompositePort; 921209ff23fSmrg int RageTheatreSVideoPort; 922209ff23fSmrg int tunerType; 923209ff23fSmrg char* RageTheatreMicrocPath; 924209ff23fSmrg char* RageTheatreMicrocType; 925209ff23fSmrg Bool MM_TABLE_valid; 926209ff23fSmrg struct { 927209ff23fSmrg uint8_t table_revision; 928209ff23fSmrg uint8_t table_size; 929209ff23fSmrg uint8_t tuner_type; 930209ff23fSmrg uint8_t audio_chip; 931209ff23fSmrg uint8_t product_id; 932209ff23fSmrg uint8_t tuner_voltage_teletext_fm; 933209ff23fSmrg uint8_t i2s_config; /* configuration of the sound chip */ 934209ff23fSmrg uint8_t video_decoder_type; 935209ff23fSmrg uint8_t video_decoder_host_config; 936209ff23fSmrg uint8_t input[5]; 937209ff23fSmrg } MM_TABLE; 938209ff23fSmrg uint16_t video_decoder_type; 939209ff23fSmrg int overlay_scaler_buffer_width; 940209ff23fSmrg int ecp_div; 941ad43ddacSmrg unsigned int xv_max_width; 942ad43ddacSmrg unsigned int xv_max_height; 943209ff23fSmrg 944209ff23fSmrg /* general */ 945209ff23fSmrg OptionInfoPtr Options; 946209ff23fSmrg 947209ff23fSmrg DisplayModePtr currentMode, savedCurrentMode; 948209ff23fSmrg 949209ff23fSmrg /* special handlings for DELL triple-head server */ 950b7e1c893Smrg Bool IsDellServer; 951209ff23fSmrg 952209ff23fSmrg Bool VGAAccess; 953209ff23fSmrg 954209ff23fSmrg int MaxSurfaceWidth; 955209ff23fSmrg int MaxLines; 956209ff23fSmrg 957209ff23fSmrg Bool want_vblank_interrupts; 958209ff23fSmrg RADEONBIOSConnector BiosConnector[RADEON_MAX_BIOS_CONNECTOR]; 959b7e1c893Smrg radeon_encoder_ptr encoders[RADEON_MAX_BIOS_CONNECTOR]; 960209ff23fSmrg RADEONBIOSInitTable BiosTable; 961209ff23fSmrg 962209ff23fSmrg /* save crtc state for console restore */ 963209ff23fSmrg Bool crtc_on; 964209ff23fSmrg Bool crtc2_on; 965209ff23fSmrg 966209ff23fSmrg Bool InternalTVOut; 967209ff23fSmrg 968209ff23fSmrg#if defined(__powerpc__) 969209ff23fSmrg RADEONMacModel MacModel; 970209ff23fSmrg#endif 971209ff23fSmrg RADEONExtTMDSChip ext_tmds_chip; 972209ff23fSmrg 973209ff23fSmrg atomBiosHandlePtr atomBIOS; 974209ff23fSmrg unsigned long FbFreeStart, FbFreeSize; 975209ff23fSmrg unsigned char* BIOSCopy; 976209ff23fSmrg 977209ff23fSmrg CreateScreenResourcesProcPtr CreateScreenResources; 978209ff23fSmrg 979209ff23fSmrg /* if no devices are connected at server startup */ 980209ff23fSmrg Bool first_load_no_devices; 981209ff23fSmrg 982209ff23fSmrg Bool IsSecondary; 983209ff23fSmrg Bool IsPrimary; 984209ff23fSmrg 985209ff23fSmrg Bool r600_shadow_fb; 986209ff23fSmrg void *fb_shadow; 987209ff23fSmrg 988b7e1c893Smrg /* some server chips have a hardcoded edid in the bios so that they work with KVMs */ 989b7e1c893Smrg Bool get_hardcoded_edid_from_bios; 990b7e1c893Smrg 991b7e1c893Smrg int virtualX; 992b7e1c893Smrg int virtualY; 993b7e1c893Smrg 994b7e1c893Smrg Bool r4xx_atom; 995b7e1c893Smrg 996ad43ddacSmrg /* pm */ 997ad43ddacSmrg RADEONPowerManagement pm; 998ad43ddacSmrg 999ad43ddacSmrg /* igp info */ 1000ad43ddacSmrg float igp_sideport_mclk; 1001ad43ddacSmrg float igp_system_mclk; 1002ad43ddacSmrg float igp_ht_link_clk; 1003ad43ddacSmrg float igp_ht_link_width; 1004ad43ddacSmrg 1005ad43ddacSmrg int can_resize; 1006ad43ddacSmrg void (*reemit_current2d)(ScrnInfoPtr pScrn, int op); // emit the current 2D state into the IB 1007ad43ddacSmrg struct radeon_2d_state state_2d; 1008ad43ddacSmrg Bool kms_enabled; 1009ad43ddacSmrg struct radeon_bo *front_bo; 1010ad43ddacSmrg#ifdef XF86DRM_MODE 1011ad43ddacSmrg struct radeon_bo_manager *bufmgr; 1012ad43ddacSmrg struct radeon_cs_manager *csm; 1013ad43ddacSmrg struct radeon_cs *cs; 1014ad43ddacSmrg 101540732134Srjs struct radeon_bo *cursor_bo[32]; 1016ad43ddacSmrg uint64_t vram_size; 1017ad43ddacSmrg uint64_t gart_size; 1018ad43ddacSmrg drmmode_rec drmmode; 10190974d292Smrg /* r6xx+ tile config */ 1020b13dfe66Smrg Bool have_tiling_info; 10210974d292Smrg uint32_t tile_config; 10220974d292Smrg int group_bytes; 10230974d292Smrg int num_channels; 10240974d292Smrg int num_banks; 10250974d292Smrg int r7xx_bank_op; 102640732134Srjs struct radeon_surface_manager *surf_man; 102740732134Srjs struct radeon_surface front_surface; 1028ad43ddacSmrg#else 1029ad43ddacSmrg /* fake bool */ 1030ad43ddacSmrg Bool cs; 1031ad43ddacSmrg#endif 1032ad43ddacSmrg 1033ad43ddacSmrg /* Xv bicubic filtering */ 1034ad43ddacSmrg struct radeon_bo *bicubic_bo; 1035ad43ddacSmrg void *bicubic_memory; 1036ad43ddacSmrg int bicubic_offset; 1037921a55d8Smrg /* kms pageflipping */ 1038921a55d8Smrg Bool allowPageFlip; 1039921a55d8Smrg 1040921a55d8Smrg /* Perform vsync'ed SwapBuffers? */ 1041921a55d8Smrg Bool swapBuffersWait; 1042209ff23fSmrg} RADEONInfoRec, *RADEONInfoPtr; 1043209ff23fSmrg 1044209ff23fSmrg#define RADEONWaitForFifo(pScrn, entries) \ 1045209ff23fSmrgdo { \ 1046b7e1c893Smrg if (info->accel_state->fifo_slots < entries) \ 1047209ff23fSmrg RADEONWaitForFifoFunction(pScrn, entries); \ 1048b7e1c893Smrg info->accel_state->fifo_slots -= entries; \ 1049209ff23fSmrg} while (0) 1050209ff23fSmrg 1051209ff23fSmrg/* legacy_crtc.c */ 1052209ff23fSmrgextern void legacy_crtc_dpms(xf86CrtcPtr crtc, int mode); 1053209ff23fSmrgextern void legacy_crtc_mode_set(xf86CrtcPtr crtc, DisplayModePtr mode, 1054209ff23fSmrg DisplayModePtr adjusted_mode, int x, int y); 1055209ff23fSmrgextern void RADEONRestoreCommonRegisters(ScrnInfoPtr pScrn, 1056209ff23fSmrg RADEONSavePtr restore); 1057209ff23fSmrgextern void RADEONRestoreCrtcRegisters(ScrnInfoPtr pScrn, 1058209ff23fSmrg RADEONSavePtr restore); 1059209ff23fSmrgextern void RADEONRestoreCrtc2Registers(ScrnInfoPtr pScrn, 1060209ff23fSmrg RADEONSavePtr restore); 1061209ff23fSmrgextern void RADEONRestorePLLRegisters(ScrnInfoPtr pScrn, 1062209ff23fSmrg RADEONSavePtr restore); 1063209ff23fSmrgextern void RADEONRestorePLL2Registers(ScrnInfoPtr pScrn, 1064209ff23fSmrg RADEONSavePtr restore); 1065209ff23fSmrgextern void RADEONSaveCommonRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save); 1066209ff23fSmrgextern void RADEONSaveCrtcRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save); 1067209ff23fSmrgextern void RADEONSaveCrtc2Registers(ScrnInfoPtr pScrn, RADEONSavePtr save); 1068209ff23fSmrgextern void RADEONSavePLLRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save); 1069209ff23fSmrgextern void RADEONSavePLL2Registers(ScrnInfoPtr pScrn, RADEONSavePtr save); 1070209ff23fSmrg 1071209ff23fSmrg/* legacy_output.c */ 1072b7e1c893Smrgextern RADEONMonitorType legacy_dac_detect(xf86OutputPtr output); 1073209ff23fSmrgextern void legacy_output_dpms(xf86OutputPtr output, int mode); 1074209ff23fSmrgextern void legacy_output_mode_set(xf86OutputPtr output, DisplayModePtr mode, 1075209ff23fSmrg DisplayModePtr adjusted_mode); 1076209ff23fSmrgextern I2CDevPtr RADEONDVODeviceInit(I2CBusPtr b, I2CSlaveAddr addr); 1077209ff23fSmrgextern Bool RADEONDVOReadByte(I2CDevPtr dvo, int addr, uint8_t *ch); 1078209ff23fSmrgextern Bool RADEONDVOWriteByte(I2CDevPtr dvo, int addr, uint8_t ch); 1079209ff23fSmrgextern void RADEONRestoreDACRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore); 1080209ff23fSmrgextern void RADEONRestoreFPRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore); 1081209ff23fSmrgextern void RADEONRestoreFP2Registers(ScrnInfoPtr pScrn, RADEONSavePtr restore); 1082209ff23fSmrgextern void RADEONRestoreLVDSRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore); 1083209ff23fSmrgextern void RADEONRestoreRMXRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore); 1084209ff23fSmrgextern void RADEONSaveDACRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save); 1085209ff23fSmrgextern void RADEONSaveFPRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save); 108640732134Srjsextern void radeon_save_palette_on_demand(ScrnInfoPtr pScrn, int palID); 1087209ff23fSmrg 1088b7e1c893Smrgextern void RADEONGetTVDacAdjInfo(ScrnInfoPtr pScrn, radeon_tvdac_ptr tvdac); 1089b7e1c893Smrgextern void RADEONGetTMDSInfoFromTable(ScrnInfoPtr pScrn, radeon_tmds_ptr tmds); 1090b7e1c893Smrgextern void RADEONGetTMDSInfo(ScrnInfoPtr pScrn, radeon_tmds_ptr tmds); 1091b7e1c893Smrgextern void RADEONGetExtTMDSInfo(ScrnInfoPtr pScrn, radeon_dvo_ptr dvo); 1092b7e1c893Smrgextern void RADEONGetLVDSInfo(ScrnInfoPtr pScrn, radeon_lvds_ptr lvds); 1093b7e1c893Smrg 1094209ff23fSmrg/* radeon_accel.c */ 1095209ff23fSmrgextern Bool RADEONAccelInit(ScreenPtr pScreen); 1096209ff23fSmrgextern void RADEONEngineFlush(ScrnInfoPtr pScrn); 1097209ff23fSmrgextern void RADEONEngineInit(ScrnInfoPtr pScrn); 1098209ff23fSmrgextern void RADEONEngineReset(ScrnInfoPtr pScrn); 1099209ff23fSmrgextern void RADEONEngineRestore(ScrnInfoPtr pScrn); 1100209ff23fSmrgextern uint8_t *RADEONHostDataBlit(ScrnInfoPtr pScrn, unsigned int cpp, 1101209ff23fSmrg unsigned int w, uint32_t dstPitchOff, 1102209ff23fSmrg uint32_t *bufPitch, int x, int *y, 1103209ff23fSmrg unsigned int *h, unsigned int *hpass); 1104209ff23fSmrgextern void RADEONHostDataBlitCopyPass(ScrnInfoPtr pScrn, 1105209ff23fSmrg unsigned int bpp, 1106209ff23fSmrg uint8_t *dst, uint8_t *src, 1107209ff23fSmrg unsigned int hpass, 1108209ff23fSmrg unsigned int dstPitch, 1109209ff23fSmrg unsigned int srcPitch); 1110209ff23fSmrgextern void RADEONCopySwap(uint8_t *dst, uint8_t *src, unsigned int size, int swap); 1111209ff23fSmrgextern void RADEONHostDataParams(ScrnInfoPtr pScrn, uint8_t *dst, 1112209ff23fSmrg uint32_t pitch, int cpp, 1113209ff23fSmrg uint32_t *dstPitchOffset, int *x, int *y); 1114209ff23fSmrgextern void RADEONInit3DEngine(ScrnInfoPtr pScrn); 1115209ff23fSmrgextern void RADEONWaitForFifoFunction(ScrnInfoPtr pScrn, int entries); 1116209ff23fSmrg#ifdef XF86DRI 1117209ff23fSmrgextern drmBufPtr RADEONCPGetBuffer(ScrnInfoPtr pScrn); 1118209ff23fSmrgextern void RADEONCPFlushIndirect(ScrnInfoPtr pScrn, int discard); 1119209ff23fSmrgextern void RADEONCPReleaseIndirect(ScrnInfoPtr pScrn); 1120209ff23fSmrgextern int RADEONCPStop(ScrnInfoPtr pScrn, RADEONInfoPtr info); 1121209ff23fSmrg# ifdef USE_XAA 1122209ff23fSmrgextern Bool RADEONSetupMemXAA_DRI(int scrnIndex, ScreenPtr pScreen); 1123209ff23fSmrg# endif 1124ad43ddacSmrguint32_t radeonGetPixmapOffset(PixmapPtr pPix); 1125209ff23fSmrg#endif 11262f39173dSmrgextern int radeon_cs_space_remaining(ScrnInfoPtr pScrn); 1127209ff23fSmrg 1128209ff23fSmrg#ifdef USE_XAA 1129209ff23fSmrg/* radeon_accelfuncs.c */ 1130209ff23fSmrgextern void RADEONAccelInitMMIO(ScreenPtr pScreen, XAAInfoRecPtr a); 1131209ff23fSmrgextern Bool RADEONSetupMemXAA(int scrnIndex, ScreenPtr pScreen); 1132209ff23fSmrg#endif 1133209ff23fSmrg 1134209ff23fSmrg/* radeon_bios.c */ 1135209ff23fSmrgextern Bool RADEONGetBIOSInfo(ScrnInfoPtr pScrn, xf86Int10InfoPtr pInt10); 1136209ff23fSmrgextern Bool RADEONGetClockInfoFromBIOS(ScrnInfoPtr pScrn); 1137209ff23fSmrgextern Bool RADEONGetConnectorInfoFromBIOS(ScrnInfoPtr pScrn); 1138b7e1c893Smrgextern Bool RADEONGetDAC2InfoFromBIOS(ScrnInfoPtr pScrn, radeon_tvdac_ptr tvdac); 1139b7e1c893Smrgextern Bool RADEONGetExtTMDSInfoFromBIOS (ScrnInfoPtr pScrn, radeon_dvo_ptr dvo); 1140b7e1c893Smrgextern xf86MonPtr RADEONGetHardCodedEDIDFromBIOS(xf86OutputPtr output); 1141209ff23fSmrgextern Bool RADEONGetBIOSInitTableOffsets(ScrnInfoPtr pScrn); 1142b7e1c893Smrgextern Bool RADEONGetLVDSInfoFromBIOS(ScrnInfoPtr pScrn, radeon_lvds_ptr lvds); 1143b7e1c893Smrgextern Bool RADEONGetTMDSInfoFromBIOS(ScrnInfoPtr pScrn, radeon_tmds_ptr tmds); 1144209ff23fSmrgextern Bool RADEONGetTVInfoFromBIOS(xf86OutputPtr output); 1145209ff23fSmrgextern Bool RADEONInitExtTMDSInfoFromBIOS (xf86OutputPtr output); 1146209ff23fSmrgextern Bool RADEONPostCardFromBIOSTables(ScrnInfoPtr pScrn); 1147b7e1c893Smrgextern Bool radeon_card_posted(ScrnInfoPtr pScrn); 1148209ff23fSmrg 1149209ff23fSmrg/* radeon_commonfuncs.c */ 1150209ff23fSmrg#ifdef XF86DRI 1151209ff23fSmrgextern void RADEONWaitForIdleCP(ScrnInfoPtr pScrn); 1152b7e1c893Smrgextern void RADEONWaitForVLineCP(ScrnInfoPtr pScrn, PixmapPtr pPix, 1153ad43ddacSmrg xf86CrtcPtr crtc, int start, int stop); 1154209ff23fSmrg#endif 1155209ff23fSmrgextern void RADEONWaitForIdleMMIO(ScrnInfoPtr pScrn); 1156b7e1c893Smrgextern void RADEONWaitForVLineMMIO(ScrnInfoPtr pScrn, PixmapPtr pPix, 1157ad43ddacSmrg xf86CrtcPtr crtc, int start, int stop); 1158209ff23fSmrg 1159209ff23fSmrg/* radeon_crtc.c */ 1160209ff23fSmrgextern void radeon_crtc_dpms(xf86CrtcPtr crtc, int mode); 116140732134Srjsextern void radeon_do_crtc_dpms(xf86CrtcPtr crtc, int mode); 1162209ff23fSmrgextern void radeon_crtc_load_lut(xf86CrtcPtr crtc); 1163209ff23fSmrgextern void radeon_crtc_modeset_ioctl(xf86CrtcPtr crtc, Bool post); 1164209ff23fSmrgextern Bool RADEONAllocateControllers(ScrnInfoPtr pScrn, int mask); 1165209ff23fSmrgextern void RADEONBlank(ScrnInfoPtr pScrn); 11662f39173dSmrgextern void RADEONComputePLL(xf86CrtcPtr crtc, 1167ad43ddacSmrg RADEONPLLPtr pll, unsigned long freq, 1168209ff23fSmrg uint32_t *chosen_dot_clock_freq, 1169209ff23fSmrg uint32_t *chosen_feedback_div, 1170ad43ddacSmrg uint32_t *chosen_frac_feedback_div, 1171209ff23fSmrg uint32_t *chosen_reference_div, 1172209ff23fSmrg uint32_t *chosen_post_div, int flags); 1173209ff23fSmrgextern DisplayModePtr RADEONCrtcFindClosestMode(xf86CrtcPtr crtc, 1174209ff23fSmrg DisplayModePtr pMode); 1175209ff23fSmrgextern void RADEONUnblank(ScrnInfoPtr pScrn); 1176209ff23fSmrgextern Bool RADEONSetTiling(ScrnInfoPtr pScrn); 1177b7e1c893Smrgextern void RADEONInitDispBandwidth(ScrnInfoPtr pScrn); 1178209ff23fSmrg 1179209ff23fSmrg/* radeon_cursor.c */ 1180209ff23fSmrgextern Bool RADEONCursorInit(ScreenPtr pScreen); 1181209ff23fSmrgextern void radeon_crtc_hide_cursor(xf86CrtcPtr crtc); 1182209ff23fSmrgextern void radeon_crtc_load_cursor_argb(xf86CrtcPtr crtc, CARD32 *image); 1183209ff23fSmrgextern void radeon_crtc_set_cursor_colors(xf86CrtcPtr crtc, int bg, int fg); 1184209ff23fSmrgextern void radeon_crtc_set_cursor_position(xf86CrtcPtr crtc, int x, int y); 1185209ff23fSmrgextern void radeon_crtc_show_cursor(xf86CrtcPtr crtc); 1186209ff23fSmrg 1187209ff23fSmrg#ifdef XF86DRI 1188209ff23fSmrg/* radeon_dri.c */ 1189209ff23fSmrgextern void RADEONDRIAllocatePCIGARTTable(ScreenPtr pScreen); 1190209ff23fSmrgextern void RADEONDRICloseScreen(ScreenPtr pScreen); 1191209ff23fSmrgextern Bool RADEONDRIFinishScreenInit(ScreenPtr pScreen); 1192209ff23fSmrgextern int RADEONDRIGetPciAperTableSize(ScrnInfoPtr pScrn); 1193209ff23fSmrgextern Bool RADEONDRIGetVersion(ScrnInfoPtr pScrn); 1194209ff23fSmrgextern void RADEONDRIResume(ScreenPtr pScreen); 1195209ff23fSmrgextern Bool RADEONDRIScreenInit(ScreenPtr pScreen); 1196209ff23fSmrgextern int RADEONDRISetParam(ScrnInfoPtr pScrn, 1197209ff23fSmrg unsigned int param, int64_t value); 1198209ff23fSmrgextern Bool RADEONDRISetVBlankInterrupt(ScrnInfoPtr pScrn, Bool on); 1199209ff23fSmrgextern void RADEONDRIStop(ScreenPtr pScreen); 1200209ff23fSmrg#endif 1201209ff23fSmrg 1202209ff23fSmrg/* radeon_driver.c */ 1203209ff23fSmrgextern void RADEONDoAdjustFrame(ScrnInfoPtr pScrn, int x, int y, Bool clone); 1204209ff23fSmrgextern void RADEONChangeSurfaces(ScrnInfoPtr pScrn); 1205209ff23fSmrgextern RADEONEntPtr RADEONEntPriv(ScrnInfoPtr pScrn); 1206209ff23fSmrgextern int RADEONMinBits(int val); 1207209ff23fSmrgextern unsigned RADEONINMC(ScrnInfoPtr pScrn, int addr); 1208209ff23fSmrgextern unsigned RADEONINPLL(ScrnInfoPtr pScrn, int addr); 1209b7e1c893Smrgextern unsigned RADEONINPCIE(ScrnInfoPtr pScrn, int addr); 1210ad43ddacSmrgextern unsigned R600INPCIE_PORT(ScrnInfoPtr pScrn, int addr); 1211209ff23fSmrgextern void RADEONOUTMC(ScrnInfoPtr pScrn, int addr, uint32_t data); 1212209ff23fSmrgextern void RADEONOUTPLL(ScrnInfoPtr pScrn, int addr, uint32_t data); 1213b7e1c893Smrgextern void RADEONOUTPCIE(ScrnInfoPtr pScrn, int addr, uint32_t data); 1214ad43ddacSmrgextern void R600OUTPCIE_PORT(ScrnInfoPtr pScrn, int addr, uint32_t data); 1215209ff23fSmrgextern void RADEONPllErrataAfterData(RADEONInfoPtr info); 1216209ff23fSmrgextern void RADEONPllErrataAfterIndex(RADEONInfoPtr info); 1217209ff23fSmrgextern void RADEONWaitForVerticalSync(ScrnInfoPtr pScrn); 1218209ff23fSmrgextern void RADEONWaitForVerticalSync2(ScrnInfoPtr pScrn); 1219209ff23fSmrgextern void RADEONInitMemMapRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save, 1220209ff23fSmrg RADEONInfoPtr info); 1221209ff23fSmrgextern void RADEONRestoreMemMapRegisters(ScrnInfoPtr pScrn, 1222209ff23fSmrg RADEONSavePtr restore); 1223ad43ddacSmrgextern Bool 1224ad43ddacSmrgRADEONZaphodStringMatches(ScrnInfoPtr pScrn, const char *s, char *output_name); 1225ad43ddacSmrg 1226ad43ddacSmrgBool RADEONGetRec(ScrnInfoPtr pScrn); 1227ad43ddacSmrgvoid RADEONFreeRec(ScrnInfoPtr pScrn); 1228ad43ddacSmrgBool RADEONPreInitVisual(ScrnInfoPtr pScrn); 1229ad43ddacSmrgBool RADEONPreInitWeight(ScrnInfoPtr pScrn); 1230ad43ddacSmrg 1231ad43ddacSmrgextern Bool RADEON_DP_I2CInit(ScrnInfoPtr pScrn, I2CBusPtr *bus_ptr, 1232ad43ddacSmrg char *name, xf86OutputPtr output); 1233ad43ddacSmrgextern void RADEON_DP_GetDPCD(xf86OutputPtr output); 1234ad43ddacSmrgextern int RADEON_DP_GetSinkType(xf86OutputPtr output); 1235ad43ddacSmrg 1236ad43ddacSmrg/* radeon_pm.c */ 1237ad43ddacSmrgextern void RADEONPMInit(ScrnInfoPtr pScrn); 1238ad43ddacSmrgextern void RADEONPMBlockHandler(ScrnInfoPtr pScrn); 1239ad43ddacSmrgextern void RADEONPMEnterVT(ScrnInfoPtr pScrn); 1240ad43ddacSmrgextern void RADEONPMLeaveVT(ScrnInfoPtr pScrn); 1241ad43ddacSmrgextern void RADEONPMFini(ScrnInfoPtr pScrn); 1242209ff23fSmrg 1243209ff23fSmrg#ifdef USE_EXA 1244209ff23fSmrg/* radeon_exa.c */ 124540732134Srjsextern unsigned eg_tile_split(unsigned tile_split); 1246209ff23fSmrgextern Bool RADEONSetupMemEXA(ScreenPtr pScreen); 1247b13dfe66Smrgextern Bool radeon_transform_is_affine_or_scaled(PictTransformPtr t); 1248209ff23fSmrg 1249209ff23fSmrg/* radeon_exa_funcs.c */ 1250209ff23fSmrgextern void RADEONCopyCP(PixmapPtr pDst, int srcX, int srcY, int dstX, 1251209ff23fSmrg int dstY, int w, int h); 1252209ff23fSmrgextern void RADEONCopyMMIO(PixmapPtr pDst, int srcX, int srcY, int dstX, 1253209ff23fSmrg int dstY, int w, int h); 1254209ff23fSmrgextern Bool RADEONDrawInitCP(ScreenPtr pScreen); 1255209ff23fSmrgextern Bool RADEONDrawInitMMIO(ScreenPtr pScreen); 1256209ff23fSmrgextern void RADEONDoPrepareCopyCP(ScrnInfoPtr pScrn, 1257209ff23fSmrg uint32_t src_pitch_offset, 1258209ff23fSmrg uint32_t dst_pitch_offset, 1259209ff23fSmrg uint32_t datatype, int rop, 1260209ff23fSmrg Pixel planemask); 1261209ff23fSmrgextern void RADEONDoPrepareCopyMMIO(ScrnInfoPtr pScrn, 1262209ff23fSmrg uint32_t src_pitch_offset, 1263209ff23fSmrg uint32_t dst_pitch_offset, 1264209ff23fSmrg uint32_t datatype, int rop, 1265209ff23fSmrg Pixel planemask); 1266b7e1c893Smrgextern Bool R600DrawInit(ScreenPtr pScreen); 1267b7e1c893Smrgextern Bool R600LoadShaders(ScrnInfoPtr pScrn); 1268921a55d8Smrg#ifdef XF86DRM_MODE 1269921a55d8Smrgextern Bool EVERGREENDrawInit(ScreenPtr pScreen); 1270921a55d8Smrg#endif 1271209ff23fSmrg#endif 1272209ff23fSmrg 1273209ff23fSmrg#if defined(XF86DRI) && defined(USE_EXA) 1274209ff23fSmrg/* radeon_exa.c */ 1275209ff23fSmrgextern Bool RADEONGetDatatypeBpp(int bpp, uint32_t *type); 1276209ff23fSmrgextern Bool RADEONGetPixmapOffsetPitch(PixmapPtr pPix, 1277209ff23fSmrg uint32_t *pitch_offset); 1278209ff23fSmrgextern unsigned long long RADEONTexOffsetStart(PixmapPtr pPix); 1279209ff23fSmrg#endif 1280209ff23fSmrg 1281209ff23fSmrg/* radeon_modes.c */ 1282209ff23fSmrgextern void RADEONSetPitch(ScrnInfoPtr pScrn); 1283209ff23fSmrgextern DisplayModePtr RADEONProbeOutputModes(xf86OutputPtr output); 1284209ff23fSmrg 1285209ff23fSmrg/* radeon_output.c */ 1286209ff23fSmrgextern RADEONI2CBusRec atom_setup_i2c_bus(int ddc_line); 1287209ff23fSmrgextern RADEONI2CBusRec legacy_setup_i2c_bus(int ddc_line); 1288209ff23fSmrgextern void RADEONGetPanelInfo(ScrnInfoPtr pScrn); 1289209ff23fSmrgextern void RADEONInitConnector(xf86OutputPtr output); 1290209ff23fSmrgextern void RADEONPrintPortMap(ScrnInfoPtr pScrn); 1291209ff23fSmrgextern void RADEONSetOutputType(ScrnInfoPtr pScrn, 1292209ff23fSmrg RADEONOutputPrivatePtr radeon_output); 1293209ff23fSmrgextern Bool RADEONSetupConnectors(ScrnInfoPtr pScrn); 1294c503f109Smrgextern Bool RADEONI2CDoLock(xf86OutputPtr output, I2CBusPtr b, Bool lock_state); 1295b7e1c893Smrg 1296ad43ddacSmrgextern Bool radeon_dp_mode_fixup(xf86OutputPtr output, DisplayModePtr mode, DisplayModePtr adjusted_mode); 1297209ff23fSmrg 1298209ff23fSmrg/* radeon_tv.c */ 1299209ff23fSmrgextern void RADEONSaveTVRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save); 1300209ff23fSmrgextern void RADEONAdjustCrtcRegistersForTV(ScrnInfoPtr pScrn, RADEONSavePtr save, 1301209ff23fSmrg DisplayModePtr mode, xf86OutputPtr output); 1302209ff23fSmrgextern void RADEONAdjustPLLRegistersForTV(ScrnInfoPtr pScrn, RADEONSavePtr save, 1303209ff23fSmrg DisplayModePtr mode, xf86OutputPtr output); 1304209ff23fSmrgextern void RADEONAdjustCrtc2RegistersForTV(ScrnInfoPtr pScrn, RADEONSavePtr save, 1305209ff23fSmrg DisplayModePtr mode, xf86OutputPtr output); 1306209ff23fSmrgextern void RADEONAdjustPLL2RegistersForTV(ScrnInfoPtr pScrn, RADEONSavePtr save, 1307209ff23fSmrg DisplayModePtr mode, xf86OutputPtr output); 1308209ff23fSmrgextern void RADEONInitTVRegisters(xf86OutputPtr output, RADEONSavePtr save, 1309209ff23fSmrg DisplayModePtr mode, BOOL IsPrimary); 1310209ff23fSmrgextern void RADEONRestoreTVRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore); 1311209ff23fSmrgextern void RADEONUpdateHVPosition(xf86OutputPtr output, DisplayModePtr mode); 1312209ff23fSmrg 1313209ff23fSmrg/* radeon_video.c */ 1314209ff23fSmrgextern void RADEONInitVideo(ScreenPtr pScreen); 1315209ff23fSmrgextern void RADEONResetVideo(ScrnInfoPtr pScrn); 1316ad43ddacSmrgextern Bool radeon_load_bicubic_texture(ScrnInfoPtr pScrn); 1317ad43ddacSmrgextern xf86CrtcPtr radeon_pick_best_crtc(ScrnInfoPtr pScrn, 1318ad43ddacSmrg int x1, int x2, int y1, int y2); 1319209ff23fSmrg 1320b7e1c893Smrg/* radeon_legacy_memory.c */ 1321b7e1c893Smrgextern uint32_t 1322b7e1c893Smrgradeon_legacy_allocate_memory(ScrnInfoPtr pScrn, 1323b7e1c893Smrg void **mem_struct, 1324b7e1c893Smrg int size, 1325ad43ddacSmrg int align, 1326ad43ddacSmrg int domain); 1327b7e1c893Smrgextern void 1328b7e1c893Smrgradeon_legacy_free_memory(ScrnInfoPtr pScrn, 1329b7e1c893Smrg void *mem_struct); 1330b7e1c893Smrg 1331ad43ddacSmrg#ifdef XF86DRM_MODE 1332ad43ddacSmrgextern void radeon_cs_flush_indirect(ScrnInfoPtr pScrn); 1333ad43ddacSmrgextern void radeon_ddx_cs_start(ScrnInfoPtr pScrn, 1334ad43ddacSmrg int num, const char *file, 1335ad43ddacSmrg const char *func, int line); 1336ad43ddacSmrgvoid radeon_kms_update_vram_limit(ScrnInfoPtr pScrn, int new_fb_size); 133740732134Srjsstruct radeon_surface *radeon_get_pixmap_surface(PixmapPtr pPix); 1338ad43ddacSmrg#endif 1339ad43ddacSmrgstruct radeon_bo *radeon_get_pixmap_bo(PixmapPtr pPix); 1340ad43ddacSmrgvoid radeon_set_pixmap_bo(PixmapPtr pPix, struct radeon_bo *bo); 1341c4ae5be6Smrguint32_t radeon_get_pixmap_tiling(PixmapPtr pPix); 1342ad43ddacSmrg 1343209ff23fSmrg#ifdef XF86DRI 1344209ff23fSmrg# ifdef USE_XAA 1345209ff23fSmrg/* radeon_accelfuncs.c */ 1346209ff23fSmrgextern void RADEONAccelInitCP(ScreenPtr pScreen, XAAInfoRecPtr a); 1347209ff23fSmrg# endif 1348209ff23fSmrg 1349209ff23fSmrg#define RADEONCP_START(pScrn, info) \ 1350209ff23fSmrgdo { \ 1351b7e1c893Smrg int _ret = drmCommandNone(info->dri->drmFD, DRM_RADEON_CP_START); \ 1352209ff23fSmrg if (_ret) { \ 1353209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, \ 1354209ff23fSmrg "%s: CP start %d\n", __FUNCTION__, _ret); \ 1355209ff23fSmrg } \ 1356b7e1c893Smrg info->cp->CPStarted = TRUE; \ 1357209ff23fSmrg} while (0) 1358209ff23fSmrg 1359209ff23fSmrg#define RADEONCP_RELEASE(pScrn, info) \ 1360209ff23fSmrgdo { \ 1361ad43ddacSmrg if (info->cs) { \ 1362ad43ddacSmrg radeon_cs_flush_indirect(pScrn); \ 1363ad43ddacSmrg } else if (info->cp->CPInUse) { \ 1364209ff23fSmrg RADEON_PURGE_CACHE(); \ 1365209ff23fSmrg RADEON_WAIT_UNTIL_IDLE(); \ 1366209ff23fSmrg RADEONCPReleaseIndirect(pScrn); \ 1367b7e1c893Smrg info->cp->CPInUse = FALSE; \ 1368209ff23fSmrg } \ 1369209ff23fSmrg} while (0) 1370209ff23fSmrg 1371209ff23fSmrg#define RADEONCP_STOP(pScrn, info) \ 1372209ff23fSmrgdo { \ 1373209ff23fSmrg int _ret; \ 1374b7e1c893Smrg if (info->cp->CPStarted) { \ 1375209ff23fSmrg _ret = RADEONCPStop(pScrn, info); \ 1376209ff23fSmrg if (_ret) { \ 1377209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, \ 1378209ff23fSmrg "%s: CP stop %d\n", __FUNCTION__, _ret); \ 1379209ff23fSmrg } \ 1380b7e1c893Smrg info->cp->CPStarted = FALSE; \ 1381b7e1c893Smrg } \ 1382b7e1c893Smrg if (info->ChipFamily < CHIP_FAMILY_R600) \ 1383b7e1c893Smrg RADEONEngineRestore(pScrn); \ 1384b7e1c893Smrg info->cp->CPRuns = FALSE; \ 1385209ff23fSmrg} while (0) 1386209ff23fSmrg 1387209ff23fSmrg#define RADEONCP_RESET(pScrn, info) \ 1388209ff23fSmrgdo { \ 1389b7e1c893Smrg int _ret = drmCommandNone(info->dri->drmFD, DRM_RADEON_CP_RESET); \ 1390209ff23fSmrg if (_ret) { \ 1391209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, \ 1392209ff23fSmrg "%s: CP reset %d\n", __FUNCTION__, _ret); \ 1393209ff23fSmrg } \ 1394209ff23fSmrg} while (0) 1395209ff23fSmrg 1396209ff23fSmrg#define RADEONCP_REFRESH(pScrn, info) \ 1397209ff23fSmrgdo { \ 1398ad43ddacSmrg if (!info->cp->CPInUse && !info->cs) { \ 1399b7e1c893Smrg if (info->cp->needCacheFlush) { \ 1400209ff23fSmrg RADEON_PURGE_CACHE(); \ 1401209ff23fSmrg RADEON_PURGE_ZCACHE(); \ 1402b7e1c893Smrg info->cp->needCacheFlush = FALSE; \ 1403209ff23fSmrg } \ 1404209ff23fSmrg RADEON_WAIT_UNTIL_IDLE(); \ 1405b7e1c893Smrg info->cp->CPInUse = TRUE; \ 1406209ff23fSmrg } \ 1407209ff23fSmrg} while (0) 1408209ff23fSmrg 1409209ff23fSmrg 1410209ff23fSmrg#define CP_PACKET0(reg, n) \ 1411209ff23fSmrg (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2)) 1412209ff23fSmrg#define CP_PACKET1(reg0, reg1) \ 1413209ff23fSmrg (RADEON_CP_PACKET1 | (((reg1) >> 2) << 11) | ((reg0) >> 2)) 1414209ff23fSmrg#define CP_PACKET2() \ 1415209ff23fSmrg (RADEON_CP_PACKET2) 1416209ff23fSmrg#define CP_PACKET3(pkt, n) \ 1417209ff23fSmrg (RADEON_CP_PACKET3 | (pkt) | ((n) << 16)) 1418209ff23fSmrg 1419209ff23fSmrg 1420209ff23fSmrg#define RADEON_VERBOSE 0 1421209ff23fSmrg 1422209ff23fSmrg#define RING_LOCALS uint32_t *__head = NULL; int __expected; int __count = 0 1423209ff23fSmrg 1424209ff23fSmrg#define BEGIN_RING(n) do { \ 1425209ff23fSmrg if (RADEON_VERBOSE) { \ 1426209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, \ 1427209ff23fSmrg "BEGIN_RING(%d) in %s\n", (unsigned int)n, __FUNCTION__);\ 1428209ff23fSmrg } \ 1429ad43ddacSmrg if (info->cs) { radeon_ddx_cs_start(pScrn, n, __FILE__, __func__, __LINE__); } else { \ 1430ad43ddacSmrg if (++info->cp->dma_begin_count != 1) { \ 1431209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, \ 1432209ff23fSmrg "BEGIN_RING without end at %s:%d\n", \ 1433ad43ddacSmrg info->cp->dma_debug_func, info->cp->dma_debug_lineno); \ 1434b7e1c893Smrg info->cp->dma_begin_count = 1; \ 1435ad43ddacSmrg } \ 1436ad43ddacSmrg info->cp->dma_debug_func = __FILE__; \ 1437ad43ddacSmrg info->cp->dma_debug_lineno = __LINE__; \ 1438ad43ddacSmrg if (!info->cp->indirectBuffer) { \ 1439b7e1c893Smrg info->cp->indirectBuffer = RADEONCPGetBuffer(pScrn); \ 1440b7e1c893Smrg info->cp->indirectStart = 0; \ 1441ad43ddacSmrg } else if (info->cp->indirectBuffer->used + (n) * (int)sizeof(uint32_t) > \ 1442ad43ddacSmrg info->cp->indirectBuffer->total) { \ 1443209ff23fSmrg RADEONCPFlushIndirect(pScrn, 1); \ 1444ad43ddacSmrg } \ 1445ad43ddacSmrg __expected = n; \ 1446ad43ddacSmrg __head = (pointer)((char *)info->cp->indirectBuffer->address + \ 1447ad43ddacSmrg info->cp->indirectBuffer->used); \ 1448ad43ddacSmrg __count = 0; \ 1449209ff23fSmrg } \ 1450209ff23fSmrg} while (0) 1451209ff23fSmrg 1452209ff23fSmrg#define ADVANCE_RING() do { \ 1453ad43ddacSmrg if (info->cs) radeon_cs_end(info->cs, __FILE__, __func__, __LINE__); else { \ 1454ad43ddacSmrg if (info->cp->dma_begin_count-- != 1) { \ 1455209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, \ 1456209ff23fSmrg "ADVANCE_RING without begin at %s:%d\n", \ 1457209ff23fSmrg __FILE__, __LINE__); \ 1458b7e1c893Smrg info->cp->dma_begin_count = 0; \ 1459ad43ddacSmrg } \ 1460ad43ddacSmrg if (__count != __expected) { \ 1461209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, \ 1462209ff23fSmrg "ADVANCE_RING count != expected (%d vs %d) at %s:%d\n", \ 1463209ff23fSmrg __count, __expected, __FILE__, __LINE__); \ 1464ad43ddacSmrg } \ 1465ad43ddacSmrg if (RADEON_VERBOSE) { \ 1466209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, \ 1467209ff23fSmrg "ADVANCE_RING() start: %d used: %d count: %d\n", \ 1468b7e1c893Smrg info->cp->indirectStart, \ 1469b7e1c893Smrg info->cp->indirectBuffer->used, \ 1470209ff23fSmrg __count * (int)sizeof(uint32_t)); \ 1471ad43ddacSmrg } \ 1472ad43ddacSmrg info->cp->indirectBuffer->used += __count * (int)sizeof(uint32_t); \ 1473209ff23fSmrg } \ 1474ad43ddacSmrg } while (0) 1475209ff23fSmrg 1476209ff23fSmrg#define OUT_RING(x) do { \ 1477209ff23fSmrg if (RADEON_VERBOSE) { \ 1478209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, \ 1479209ff23fSmrg " OUT_RING(0x%08x)\n", (unsigned int)(x)); \ 1480209ff23fSmrg } \ 1481ad43ddacSmrg if (info->cs) radeon_cs_write_dword(info->cs, (x)); else \ 1482209ff23fSmrg __head[__count++] = (x); \ 1483209ff23fSmrg} while (0) 1484209ff23fSmrg 1485209ff23fSmrg#define OUT_RING_REG(reg, val) \ 1486209ff23fSmrgdo { \ 1487209ff23fSmrg OUT_RING(CP_PACKET0(reg, 0)); \ 1488209ff23fSmrg OUT_RING(val); \ 1489209ff23fSmrg} while (0) 1490209ff23fSmrg 1491ad43ddacSmrg#define OUT_RING_RELOC(x, read_domains, write_domain) \ 1492ad43ddacSmrg do { \ 1493ad43ddacSmrg int _ret; \ 1494ad43ddacSmrg _ret = radeon_cs_write_reloc(info->cs, x, read_domains, write_domain, 0); \ 1495ad43ddacSmrg if (_ret) ErrorF("reloc emit failure %d\n", _ret); \ 1496ad43ddacSmrg } while(0) 1497ad43ddacSmrg 1498ad43ddacSmrg 1499209ff23fSmrg#define FLUSH_RING() \ 1500209ff23fSmrgdo { \ 1501209ff23fSmrg if (RADEON_VERBOSE) \ 1502209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, \ 1503209ff23fSmrg "FLUSH_RING in %s\n", __FUNCTION__); \ 1504ad43ddacSmrg if (info->cs) \ 1505ad43ddacSmrg radeon_cs_flush_indirect(pScrn); \ 1506ad43ddacSmrg else if (info->cp->indirectBuffer) \ 1507209ff23fSmrg RADEONCPFlushIndirect(pScrn, 0); \ 1508209ff23fSmrg} while (0) 1509209ff23fSmrg 1510209ff23fSmrg 1511209ff23fSmrg#define RADEON_WAIT_UNTIL_2D_IDLE() \ 1512209ff23fSmrgdo { \ 1513b7e1c893Smrg if (info->ChipFamily < CHIP_FAMILY_R600) { \ 1514b7e1c893Smrg BEGIN_RING(2); \ 1515b7e1c893Smrg OUT_RING(CP_PACKET0(RADEON_WAIT_UNTIL, 0)); \ 1516b7e1c893Smrg OUT_RING((RADEON_WAIT_2D_IDLECLEAN | \ 1517b7e1c893Smrg RADEON_WAIT_HOST_IDLECLEAN)); \ 1518b7e1c893Smrg ADVANCE_RING(); \ 1519b7e1c893Smrg } \ 1520209ff23fSmrg} while (0) 1521209ff23fSmrg 1522209ff23fSmrg#define RADEON_WAIT_UNTIL_3D_IDLE() \ 1523209ff23fSmrgdo { \ 1524b7e1c893Smrg if (info->ChipFamily < CHIP_FAMILY_R600) { \ 1525b7e1c893Smrg BEGIN_RING(2); \ 1526b7e1c893Smrg OUT_RING(CP_PACKET0(RADEON_WAIT_UNTIL, 0)); \ 1527b7e1c893Smrg OUT_RING((RADEON_WAIT_3D_IDLECLEAN | \ 1528b7e1c893Smrg RADEON_WAIT_HOST_IDLECLEAN)); \ 1529b7e1c893Smrg ADVANCE_RING(); \ 1530b7e1c893Smrg } \ 1531209ff23fSmrg} while (0) 1532209ff23fSmrg 1533209ff23fSmrg#define RADEON_WAIT_UNTIL_IDLE() \ 1534209ff23fSmrgdo { \ 1535209ff23fSmrg if (RADEON_VERBOSE) { \ 1536209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, \ 1537209ff23fSmrg "WAIT_UNTIL_IDLE() in %s\n", __FUNCTION__); \ 1538209ff23fSmrg } \ 1539b7e1c893Smrg if (info->ChipFamily < CHIP_FAMILY_R600) { \ 1540b7e1c893Smrg BEGIN_RING(2); \ 1541b7e1c893Smrg OUT_RING(CP_PACKET0(RADEON_WAIT_UNTIL, 0)); \ 1542b7e1c893Smrg OUT_RING((RADEON_WAIT_2D_IDLECLEAN | \ 1543b7e1c893Smrg RADEON_WAIT_3D_IDLECLEAN | \ 1544b7e1c893Smrg RADEON_WAIT_HOST_IDLECLEAN)); \ 1545b7e1c893Smrg ADVANCE_RING(); \ 1546b7e1c893Smrg } \ 1547209ff23fSmrg} while (0) 1548209ff23fSmrg 1549209ff23fSmrg#define RADEON_PURGE_CACHE() \ 1550209ff23fSmrgdo { \ 1551b7e1c893Smrg if (info->ChipFamily < CHIP_FAMILY_R600) { \ 1552b7e1c893Smrg BEGIN_RING(2); \ 1553b7e1c893Smrg if (info->ChipFamily <= CHIP_FAMILY_RV280) { \ 1554b7e1c893Smrg OUT_RING(CP_PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); \ 1555b7e1c893Smrg OUT_RING(RADEON_RB3D_DC_FLUSH_ALL); \ 1556b7e1c893Smrg } else { \ 1557b7e1c893Smrg OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); \ 1558b7e1c893Smrg OUT_RING(R300_RB3D_DC_FLUSH_ALL); \ 1559b7e1c893Smrg } \ 1560b7e1c893Smrg ADVANCE_RING(); \ 1561b7e1c893Smrg } \ 1562209ff23fSmrg} while (0) 1563209ff23fSmrg 1564209ff23fSmrg#define RADEON_PURGE_ZCACHE() \ 1565209ff23fSmrgdo { \ 1566b7e1c893Smrg if (info->ChipFamily < CHIP_FAMILY_R600) { \ 1567b7e1c893Smrg BEGIN_RING(2); \ 1568b7e1c893Smrg if (info->ChipFamily <= CHIP_FAMILY_RV280) { \ 1569b7e1c893Smrg OUT_RING(CP_PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); \ 1570b7e1c893Smrg OUT_RING(RADEON_RB3D_ZC_FLUSH_ALL); \ 1571b7e1c893Smrg } else { \ 1572b7e1c893Smrg OUT_RING(CP_PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0)); \ 1573b7e1c893Smrg OUT_RING(R300_ZC_FLUSH_ALL); \ 1574b7e1c893Smrg } \ 1575b7e1c893Smrg ADVANCE_RING(); \ 1576209ff23fSmrg } \ 1577209ff23fSmrg} while (0) 1578209ff23fSmrg 1579209ff23fSmrg#endif /* XF86DRI */ 1580209ff23fSmrg 1581b7e1c893Smrg#if defined(XF86DRI) && defined(USE_EXA) 1582ad43ddacSmrg 1583ad43ddacSmrg#ifdef XF86DRM_MODE 1584ad43ddacSmrg#define CS_FULL(cs) ((cs)->cdw > 15 * 1024) 1585ad43ddacSmrg#else 1586ad43ddacSmrg#define CS_FULL(cs) FALSE 1587ad43ddacSmrg#endif 1588ad43ddacSmrg 1589b7e1c893Smrg#define RADEON_SWITCH_TO_2D() \ 1590b7e1c893Smrgdo { \ 1591b7e1c893Smrg uint32_t flush = 0; \ 1592b7e1c893Smrg switch (info->accel_state->engineMode) { \ 1593b7e1c893Smrg case EXA_ENGINEMODE_UNKNOWN: \ 1594b7e1c893Smrg flush = 1; \ 1595ad43ddacSmrg break; \ 1596ad43ddacSmrg case EXA_ENGINEMODE_3D: \ 1597ad43ddacSmrg flush = !info->cs || CS_FULL(info->cs); \ 1598ad43ddacSmrg break; \ 1599b7e1c893Smrg case EXA_ENGINEMODE_2D: \ 1600ad43ddacSmrg flush = info->cs && CS_FULL(info->cs); \ 1601b7e1c893Smrg break; \ 1602b7e1c893Smrg } \ 1603ad43ddacSmrg if (flush) { \ 1604ad43ddacSmrg if (info->cs) \ 1605ad43ddacSmrg radeon_cs_flush_indirect(pScrn); \ 1606ad43ddacSmrg else if (info->directRenderingEnabled) \ 1607ad43ddacSmrg RADEONCPFlushIndirect(pScrn, 1); \ 1608ad43ddacSmrg } \ 1609b7e1c893Smrg info->accel_state->engineMode = EXA_ENGINEMODE_2D; \ 1610b7e1c893Smrg} while (0); 1611b7e1c893Smrg 1612b7e1c893Smrg#define RADEON_SWITCH_TO_3D() \ 1613b7e1c893Smrgdo { \ 1614b7e1c893Smrg uint32_t flush = 0; \ 1615b7e1c893Smrg switch (info->accel_state->engineMode) { \ 1616b7e1c893Smrg case EXA_ENGINEMODE_UNKNOWN: \ 1617b7e1c893Smrg flush = 1; \ 1618ad43ddacSmrg break; \ 1619ad43ddacSmrg case EXA_ENGINEMODE_2D: \ 1620ad43ddacSmrg flush = !info->cs || CS_FULL(info->cs); \ 1621ad43ddacSmrg break; \ 1622b7e1c893Smrg case EXA_ENGINEMODE_3D: \ 1623ad43ddacSmrg flush = info->cs && CS_FULL(info->cs); \ 1624b7e1c893Smrg break; \ 1625b7e1c893Smrg } \ 1626b7e1c893Smrg if (flush) { \ 1627ad43ddacSmrg if (info->cs) \ 1628ad43ddacSmrg radeon_cs_flush_indirect(pScrn); \ 1629ad43ddacSmrg else if (info->directRenderingEnabled) \ 1630b7e1c893Smrg RADEONCPFlushIndirect(pScrn, 1); \ 1631b7e1c893Smrg } \ 1632ad43ddacSmrg if (!info->accel_state->XInited3D) \ 1633ad43ddacSmrg RADEONInit3DEngine(pScrn); \ 1634b7e1c893Smrg info->accel_state->engineMode = EXA_ENGINEMODE_3D; \ 1635b7e1c893Smrg} while (0); 1636b7e1c893Smrg#else 1637b7e1c893Smrg#define RADEON_SWITCH_TO_2D() 1638b7e1c893Smrg#define RADEON_SWITCH_TO_3D() 1639b7e1c893Smrg#endif 1640b7e1c893Smrg 1641209ff23fSmrgstatic __inline__ void RADEON_MARK_SYNC(RADEONInfoPtr info, ScrnInfoPtr pScrn) 1642209ff23fSmrg{ 1643209ff23fSmrg#ifdef USE_EXA 1644209ff23fSmrg if (info->useEXA) 1645209ff23fSmrg exaMarkSync(pScrn->pScreen); 1646209ff23fSmrg#endif 1647209ff23fSmrg#ifdef USE_XAA 1648209ff23fSmrg if (!info->useEXA) 1649b7e1c893Smrg SET_SYNC_FLAG(info->accel_state->accel); 1650209ff23fSmrg#endif 1651209ff23fSmrg} 1652209ff23fSmrg 1653209ff23fSmrgstatic __inline__ void RADEON_SYNC(RADEONInfoPtr info, ScrnInfoPtr pScrn) 1654209ff23fSmrg{ 1655209ff23fSmrg#ifdef USE_EXA 1656b7e1c893Smrg if (info->useEXA && pScrn->pScreen) 1657209ff23fSmrg exaWaitSync(pScrn->pScreen); 1658209ff23fSmrg#endif 1659209ff23fSmrg#ifdef USE_XAA 1660b7e1c893Smrg if (!info->useEXA && info->accel_state->accel) 1661b7e1c893Smrg info->accel_state->accel->Sync(pScrn); 1662209ff23fSmrg#endif 1663209ff23fSmrg} 1664209ff23fSmrg 1665209ff23fSmrgstatic __inline__ void radeon_init_timeout(struct timeval *endtime, 1666209ff23fSmrg unsigned int timeout) 1667209ff23fSmrg{ 1668209ff23fSmrg gettimeofday(endtime, NULL); 1669209ff23fSmrg endtime->tv_usec += timeout; 1670209ff23fSmrg endtime->tv_sec += endtime->tv_usec / 1000000; 1671209ff23fSmrg endtime->tv_usec %= 1000000; 1672209ff23fSmrg} 1673209ff23fSmrg 1674209ff23fSmrgstatic __inline__ int radeon_timedout(const struct timeval *endtime) 1675209ff23fSmrg{ 1676209ff23fSmrg struct timeval now; 1677209ff23fSmrg gettimeofday(&now, NULL); 1678209ff23fSmrg return now.tv_sec == endtime->tv_sec ? 1679209ff23fSmrg now.tv_usec > endtime->tv_usec : now.tv_sec > endtime->tv_sec; 1680209ff23fSmrg} 1681209ff23fSmrg 1682ad43ddacSmrgenum { 1683ad43ddacSmrg RADEON_CREATE_PIXMAP_TILING_MACRO = 0x10000000, 1684ad43ddacSmrg RADEON_CREATE_PIXMAP_TILING_MICRO = 0x20000000, 168540732134Srjs RADEON_CREATE_PIXMAP_DEPTH = 0x40000000, /* for r200 */ 168640732134Srjs RADEON_CREATE_PIXMAP_SZBUFFER = 0x80000000, /* for eg */ 1687ad43ddacSmrg}; 1688ad43ddacSmrg 1689209ff23fSmrg#endif /* _RADEON_H_ */ 1690