radeon.h revision 921a55d8
1209ff23fSmrg/*
2209ff23fSmrg * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3209ff23fSmrg *                VA Linux Systems Inc., Fremont, California.
4209ff23fSmrg *
5209ff23fSmrg * All Rights Reserved.
6209ff23fSmrg *
7209ff23fSmrg * Permission is hereby granted, free of charge, to any person obtaining
8209ff23fSmrg * a copy of this software and associated documentation files (the
9209ff23fSmrg * "Software"), to deal in the Software without restriction, including
10209ff23fSmrg * without limitation on the rights to use, copy, modify, merge,
11209ff23fSmrg * publish, distribute, sublicense, and/or sell copies of the Software,
12209ff23fSmrg * and to permit persons to whom the Software is furnished to do so,
13209ff23fSmrg * subject to the following conditions:
14209ff23fSmrg *
15209ff23fSmrg * The above copyright notice and this permission notice (including the
16209ff23fSmrg * next paragraph) shall be included in all copies or substantial
17209ff23fSmrg * portions of the Software.
18209ff23fSmrg *
19209ff23fSmrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
20209ff23fSmrg * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21209ff23fSmrg * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
22209ff23fSmrg * NON-INFRINGEMENT.  IN NO EVENT SHALL ATI, VA LINUX SYSTEMS AND/OR
23209ff23fSmrg * THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
24209ff23fSmrg * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
25209ff23fSmrg * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
26209ff23fSmrg * DEALINGS IN THE SOFTWARE.
27209ff23fSmrg */
28209ff23fSmrg
29209ff23fSmrg/*
30209ff23fSmrg * Authors:
31209ff23fSmrg *   Kevin E. Martin <martin@xfree86.org>
32209ff23fSmrg *   Rickard E. Faith <faith@valinux.com>
33209ff23fSmrg *   Alan Hourihane <alanh@fairlite.demon.co.uk>
34209ff23fSmrg *
35209ff23fSmrg */
36209ff23fSmrg
37209ff23fSmrg#ifndef _RADEON_H_
38209ff23fSmrg#define _RADEON_H_
39209ff23fSmrg
40209ff23fSmrg#include <stdlib.h>		/* For abs() */
41209ff23fSmrg#include <unistd.h>		/* For usleep() */
42209ff23fSmrg#include <sys/time.h>		/* For gettimeofday() */
43209ff23fSmrg
44209ff23fSmrg#include "config.h"
45209ff23fSmrg#include "xf86str.h"
46209ff23fSmrg#include "compiler.h"
47209ff23fSmrg#include "xf86fbman.h"
48209ff23fSmrg
49209ff23fSmrg				/* PCI support */
50209ff23fSmrg#include "xf86Pci.h"
51209ff23fSmrg
52209ff23fSmrg#ifdef USE_EXA
53209ff23fSmrg#include "exa.h"
54209ff23fSmrg#endif
55209ff23fSmrg#ifdef USE_XAA
56209ff23fSmrg#include "xaa.h"
57209ff23fSmrg#endif
58209ff23fSmrg
59209ff23fSmrg				/* Exa and Cursor Support */
60209ff23fSmrg#include "vbe.h"
61209ff23fSmrg#include "xf86Cursor.h"
62209ff23fSmrg
63209ff23fSmrg				/* DDC support */
64209ff23fSmrg#include "xf86DDC.h"
65209ff23fSmrg
66209ff23fSmrg				/* Xv support */
67209ff23fSmrg#include "xf86xv.h"
68209ff23fSmrg
69209ff23fSmrg#include "radeon_probe.h"
70209ff23fSmrg#include "radeon_tv.h"
71209ff23fSmrg
72209ff23fSmrg				/* DRI support */
73209ff23fSmrg#ifdef XF86DRI
74209ff23fSmrg#define _XF86DRI_SERVER_
75209ff23fSmrg#include "dri.h"
76209ff23fSmrg#include "GL/glxint.h"
77b7e1c893Smrg#include "xf86drm.h"
78ad43ddacSmrg#include "radeon_drm.h"
79b7e1c893Smrg
80209ff23fSmrg#ifdef DAMAGE
81209ff23fSmrg#include "damage.h"
82209ff23fSmrg#include "globals.h"
83209ff23fSmrg#endif
84209ff23fSmrg#endif
85209ff23fSmrg
86209ff23fSmrg#include "xf86Crtc.h"
87209ff23fSmrg#include "X11/Xatom.h"
88209ff23fSmrg
89ad43ddacSmrg#ifdef XF86DRM_MODE
90ad43ddacSmrg#include "radeon_bo.h"
91ad43ddacSmrg#include "radeon_cs.h"
92ad43ddacSmrg#include "radeon_dri2.h"
93ad43ddacSmrg#include "drmmode_display.h"
94ad43ddacSmrg#else
95ad43ddacSmrg#include "radeon_dummy_bufmgr.h"
96ad43ddacSmrg#endif
97ad43ddacSmrg
98209ff23fSmrg				/* Render support */
99209ff23fSmrg#ifdef RENDER
100209ff23fSmrg#include "picturestr.h"
101209ff23fSmrg#endif
102209ff23fSmrg
103ad43ddacSmrg#include "simple_list.h"
104209ff23fSmrg#include "atipcirename.h"
105209ff23fSmrg
106209ff23fSmrg#ifndef MAX
107209ff23fSmrg#define MAX(a,b) ((a)>(b)?(a):(b))
108209ff23fSmrg#endif
109209ff23fSmrg#ifndef MIN
110209ff23fSmrg#define MIN(a,b) ((a)>(b)?(b):(a))
111209ff23fSmrg#endif
112209ff23fSmrg
113b7e1c893Smrg#if HAVE_BYTESWAP_H
114b7e1c893Smrg#include <byteswap.h>
115b7e1c893Smrg#elif defined(USE_SYS_ENDIAN_H)
116b7e1c893Smrg#include <sys/endian.h>
117b7e1c893Smrg#else
118b7e1c893Smrg#define bswap_16(value)  \
119b7e1c893Smrg        ((((value) & 0xff) << 8) | ((value) >> 8))
120b7e1c893Smrg
121b7e1c893Smrg#define bswap_32(value) \
122b7e1c893Smrg        (((uint32_t)bswap_16((uint16_t)((value) & 0xffff)) << 16) | \
123b7e1c893Smrg        (uint32_t)bswap_16((uint16_t)((value) >> 16)))
124b7e1c893Smrg
125b7e1c893Smrg#define bswap_64(value) \
126b7e1c893Smrg        (((uint64_t)bswap_32((uint32_t)((value) & 0xffffffff)) \
127b7e1c893Smrg            << 32) | \
128b7e1c893Smrg        (uint64_t)bswap_32((uint32_t)((value) >> 32)))
129b7e1c893Smrg#endif
130b7e1c893Smrg
131b7e1c893Smrg#if X_BYTE_ORDER == X_BIG_ENDIAN
132b7e1c893Smrg#define le32_to_cpu(x) bswap_32(x)
133b7e1c893Smrg#define le16_to_cpu(x) bswap_16(x)
134b7e1c893Smrg#define cpu_to_le32(x) bswap_32(x)
135b7e1c893Smrg#define cpu_to_le16(x) bswap_16(x)
136b7e1c893Smrg#else
137b7e1c893Smrg#define le32_to_cpu(x) (x)
138b7e1c893Smrg#define le16_to_cpu(x) (x)
139b7e1c893Smrg#define cpu_to_le32(x) (x)
140b7e1c893Smrg#define cpu_to_le16(x) (x)
141b7e1c893Smrg#endif
142b7e1c893Smrg
143209ff23fSmrg/* Provide substitutes for gcc's __FUNCTION__ on other compilers */
144209ff23fSmrg#if !defined(__GNUC__) && !defined(__FUNCTION__)
145209ff23fSmrg# define __FUNCTION__ __func__		/* C99 */
146209ff23fSmrg#endif
147209ff23fSmrg
148209ff23fSmrg#ifndef HAVE_XF86MODEBANDWIDTH
149209ff23fSmrgextern unsigned int xf86ModeBandwidth(DisplayModePtr mode, int depth);
150209ff23fSmrg#define MODE_BANDWIDTH MODE_BAD
151209ff23fSmrg#endif
152209ff23fSmrg
153209ff23fSmrgtypedef enum {
154209ff23fSmrg    OPTION_NOACCEL,
155209ff23fSmrg    OPTION_SW_CURSOR,
156209ff23fSmrg    OPTION_DAC_6BIT,
157209ff23fSmrg    OPTION_DAC_8BIT,
158209ff23fSmrg#ifdef XF86DRI
159209ff23fSmrg    OPTION_BUS_TYPE,
160209ff23fSmrg    OPTION_CP_PIO,
161209ff23fSmrg    OPTION_USEC_TIMEOUT,
162209ff23fSmrg    OPTION_AGP_MODE,
163209ff23fSmrg    OPTION_AGP_FW,
164209ff23fSmrg    OPTION_GART_SIZE,
165209ff23fSmrg    OPTION_GART_SIZE_OLD,
166209ff23fSmrg    OPTION_RING_SIZE,
167209ff23fSmrg    OPTION_BUFFER_SIZE,
168209ff23fSmrg    OPTION_DEPTH_MOVE,
169209ff23fSmrg    OPTION_PAGE_FLIP,
170209ff23fSmrg    OPTION_NO_BACKBUFFER,
171209ff23fSmrg    OPTION_XV_DMA,
172209ff23fSmrg    OPTION_FBTEX_PERCENT,
173209ff23fSmrg    OPTION_DEPTH_BITS,
174209ff23fSmrg    OPTION_PCIAPER_SIZE,
175209ff23fSmrg#ifdef USE_EXA
176209ff23fSmrg    OPTION_ACCEL_DFS,
177ad43ddacSmrg    OPTION_EXA_PIXMAPS,
178209ff23fSmrg#endif
179209ff23fSmrg#endif
180209ff23fSmrg    OPTION_IGNORE_EDID,
181ad43ddacSmrg    OPTION_CUSTOM_EDID,
182209ff23fSmrg    OPTION_DISP_PRIORITY,
183209ff23fSmrg    OPTION_PANEL_SIZE,
184209ff23fSmrg    OPTION_MIN_DOTCLOCK,
185209ff23fSmrg    OPTION_COLOR_TILING,
186209ff23fSmrg#ifdef XvExtension
187209ff23fSmrg    OPTION_VIDEO_KEY,
188209ff23fSmrg    OPTION_RAGE_THEATRE_CRYSTAL,
189209ff23fSmrg    OPTION_RAGE_THEATRE_TUNER_PORT,
190209ff23fSmrg    OPTION_RAGE_THEATRE_COMPOSITE_PORT,
191209ff23fSmrg    OPTION_RAGE_THEATRE_SVIDEO_PORT,
192209ff23fSmrg    OPTION_TUNER_TYPE,
193209ff23fSmrg    OPTION_RAGE_THEATRE_MICROC_PATH,
194209ff23fSmrg    OPTION_RAGE_THEATRE_MICROC_TYPE,
195209ff23fSmrg    OPTION_SCALER_WIDTH,
196209ff23fSmrg#endif
197209ff23fSmrg#ifdef RENDER
198209ff23fSmrg    OPTION_RENDER_ACCEL,
199209ff23fSmrg    OPTION_SUBPIXEL_ORDER,
200209ff23fSmrg#endif
201209ff23fSmrg    OPTION_SHOWCACHE,
202ad43ddacSmrg    OPTION_CLOCK_GATING,
203209ff23fSmrg    OPTION_BIOS_HOTKEYS,
204209ff23fSmrg    OPTION_VGA_ACCESS,
205209ff23fSmrg    OPTION_REVERSE_DDC,
206209ff23fSmrg    OPTION_LVDS_PROBE_PLL,
207209ff23fSmrg    OPTION_ACCELMETHOD,
208209ff23fSmrg    OPTION_CONNECTORTABLE,
209209ff23fSmrg    OPTION_DRI,
210209ff23fSmrg    OPTION_DEFAULT_CONNECTOR_TABLE,
211209ff23fSmrg#if defined(__powerpc__)
212209ff23fSmrg    OPTION_MAC_MODEL,
213209ff23fSmrg#endif
214209ff23fSmrg    OPTION_DEFAULT_TMDS_PLL,
215209ff23fSmrg    OPTION_TVDAC_LOAD_DETECT,
216209ff23fSmrg    OPTION_FORCE_TVOUT,
217209ff23fSmrg    OPTION_TVSTD,
218209ff23fSmrg    OPTION_IGNORE_LID_STATUS,
219209ff23fSmrg    OPTION_DEFAULT_TVDAC_ADJ,
220b7e1c893Smrg    OPTION_INT10,
221b7e1c893Smrg    OPTION_EXA_VSYNC,
222b7e1c893Smrg    OPTION_ATOM_TVOUT,
223ad43ddacSmrg    OPTION_R4XX_ATOM,
224ad43ddacSmrg    OPTION_FORCE_LOW_POWER,
225ad43ddacSmrg    OPTION_DYNAMIC_PM,
226ad43ddacSmrg    OPTION_NEW_PLL,
227921a55d8Smrg    OPTION_ZAPHOD_HEADS,
228921a55d8Smrg    OPTION_SWAPBUFFERS_WAIT
229209ff23fSmrg} RADEONOpts;
230209ff23fSmrg
231209ff23fSmrg
232209ff23fSmrg#define RADEON_IDLE_RETRY      16 /* Fall out of idle loops after this count */
233209ff23fSmrg#define RADEON_TIMEOUT    2000000 /* Fall out of wait loops after this count */
234209ff23fSmrg
235209ff23fSmrg#define RADEON_VSYNC_TIMEOUT	20000 /* Maximum wait for VSYNC (in usecs) */
236209ff23fSmrg
237209ff23fSmrg/* Buffer are aligned on 4096 byte boundaries */
238ad43ddacSmrg#define RADEON_GPU_PAGE_SIZE 4096
239ad43ddacSmrg#define RADEON_BUFFER_ALIGN (RADEON_GPU_PAGE_SIZE - 1)
240209ff23fSmrg#define RADEON_VBIOS_SIZE 0x00010000
241209ff23fSmrg#define RADEON_USE_RMX 0x80000000 /* mode flag for using RMX
242209ff23fSmrg				   * Need to comfirm this is not used
243209ff23fSmrg				   * for something else.
244209ff23fSmrg				   */
245209ff23fSmrg
246209ff23fSmrg#define xFixedToFloat(f) (((float) (f)) / 65536)
247209ff23fSmrg
248209ff23fSmrg#define RADEON_LOGLEVEL_DEBUG 4
249209ff23fSmrg
250209ff23fSmrg/* for Xv, outputs */
251209ff23fSmrg#define MAKE_ATOM(a) MakeAtom(a, sizeof(a) - 1, TRUE)
252209ff23fSmrg
253209ff23fSmrg/* Other macros */
254209ff23fSmrg#define RADEON_ARRAY_SIZE(x)  (sizeof(x)/sizeof(x[0]))
255209ff23fSmrg#define RADEON_ALIGN(x,bytes) (((x) + ((bytes) - 1)) & ~((bytes) - 1))
256209ff23fSmrg#define RADEONPTR(pScrn)      ((RADEONInfoPtr)(pScrn)->driverPrivate)
257209ff23fSmrg
258209ff23fSmrgtypedef struct {
259209ff23fSmrg    int    revision;
260209ff23fSmrg    uint16_t rr1_offset;
261209ff23fSmrg    uint16_t rr2_offset;
262209ff23fSmrg    uint16_t dyn_clk_offset;
263209ff23fSmrg    uint16_t pll_offset;
264209ff23fSmrg    uint16_t mem_config_offset;
265209ff23fSmrg    uint16_t mem_reset_offset;
266209ff23fSmrg    uint16_t short_mem_offset;
267209ff23fSmrg    uint16_t rr3_offset;
268209ff23fSmrg    uint16_t rr4_offset;
269209ff23fSmrg} RADEONBIOSInitTable;
270209ff23fSmrg
271209ff23fSmrg#define RADEON_PLL_USE_BIOS_DIVS   (1 << 0)
272209ff23fSmrg#define RADEON_PLL_NO_ODD_POST_DIV (1 << 1)
273209ff23fSmrg#define RADEON_PLL_USE_REF_DIV     (1 << 2)
274209ff23fSmrg#define RADEON_PLL_LEGACY          (1 << 3)
275b7e1c893Smrg#define RADEON_PLL_PREFER_LOW_REF_DIV   (1 << 4)
276b7e1c893Smrg#define RADEON_PLL_PREFER_HIGH_REF_DIV  (1 << 5)
277b7e1c893Smrg#define RADEON_PLL_PREFER_LOW_FB_DIV    (1 << 6)
278b7e1c893Smrg#define RADEON_PLL_PREFER_HIGH_FB_DIV   (1 << 7)
279b7e1c893Smrg#define RADEON_PLL_PREFER_LOW_POST_DIV  (1 << 8)
280b7e1c893Smrg#define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
281ad43ddacSmrg#define RADEON_PLL_USE_FRAC_FB_DIV      (1 << 10)
282ad43ddacSmrg#define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
283ad43ddacSmrg#define RADEON_PLL_USE_POST_DIV    (1 << 12)
284209ff23fSmrg
285209ff23fSmrgtypedef struct {
286ad43ddacSmrg    uint32_t          reference_freq;
287ad43ddacSmrg    uint32_t          reference_div;
288ad43ddacSmrg    uint32_t          post_div;
289209ff23fSmrg    uint32_t          pll_in_min;
290209ff23fSmrg    uint32_t          pll_in_max;
291209ff23fSmrg    uint32_t          pll_out_min;
292209ff23fSmrg    uint32_t          pll_out_max;
293209ff23fSmrg    uint16_t          xclk;
294209ff23fSmrg
295209ff23fSmrg    uint32_t          min_ref_div;
296209ff23fSmrg    uint32_t          max_ref_div;
297209ff23fSmrg    uint32_t          min_post_div;
298209ff23fSmrg    uint32_t          max_post_div;
299209ff23fSmrg    uint32_t          min_feedback_div;
300209ff23fSmrg    uint32_t          max_feedback_div;
301ad43ddacSmrg    uint32_t          min_frac_feedback_div;
302ad43ddacSmrg    uint32_t          max_frac_feedback_div;
303209ff23fSmrg    uint32_t          best_vco;
304209ff23fSmrg} RADEONPLLRec, *RADEONPLLPtr;
305209ff23fSmrg
306209ff23fSmrgtypedef struct {
307209ff23fSmrg    int               bitsPerPixel;
308209ff23fSmrg    int               depth;
309209ff23fSmrg    int               displayWidth;
310209ff23fSmrg    int               displayHeight;
311209ff23fSmrg    int               pixel_code;
312209ff23fSmrg    int               pixel_bytes;
313209ff23fSmrg    DisplayModePtr    mode;
314209ff23fSmrg} RADEONFBLayout;
315209ff23fSmrg
316209ff23fSmrgtypedef enum {
317209ff23fSmrg    CHIP_FAMILY_UNKNOW,
318209ff23fSmrg    CHIP_FAMILY_LEGACY,
319209ff23fSmrg    CHIP_FAMILY_RADEON,
320209ff23fSmrg    CHIP_FAMILY_RV100,
321209ff23fSmrg    CHIP_FAMILY_RS100,    /* U1 (IGP320M) or A3 (IGP320)*/
322209ff23fSmrg    CHIP_FAMILY_RV200,
323209ff23fSmrg    CHIP_FAMILY_RS200,    /* U2 (IGP330M/340M/350M) or A4 (IGP330/340/345/350), RS250 (IGP 7000) */
324209ff23fSmrg    CHIP_FAMILY_R200,
325209ff23fSmrg    CHIP_FAMILY_RV250,
326209ff23fSmrg    CHIP_FAMILY_RS300,    /* RS300/RS350 */
327209ff23fSmrg    CHIP_FAMILY_RV280,
328209ff23fSmrg    CHIP_FAMILY_R300,
329209ff23fSmrg    CHIP_FAMILY_R350,
330209ff23fSmrg    CHIP_FAMILY_RV350,
331209ff23fSmrg    CHIP_FAMILY_RV380,    /* RV370/RV380/M22/M24 */
332209ff23fSmrg    CHIP_FAMILY_R420,     /* R420/R423/M18 */
333209ff23fSmrg    CHIP_FAMILY_RV410,    /* RV410, M26 */
334209ff23fSmrg    CHIP_FAMILY_RS400,    /* xpress 200, 200m (RS400) Intel */
335209ff23fSmrg    CHIP_FAMILY_RS480,    /* xpress 200, 200m (RS410/480/482/485) AMD */
336209ff23fSmrg    CHIP_FAMILY_RV515,    /* rv515 */
337209ff23fSmrg    CHIP_FAMILY_R520,    /* r520 */
338209ff23fSmrg    CHIP_FAMILY_RV530,    /* rv530 */
339209ff23fSmrg    CHIP_FAMILY_R580,    /* r580 */
340209ff23fSmrg    CHIP_FAMILY_RV560,   /* rv560 */
341209ff23fSmrg    CHIP_FAMILY_RV570,   /* rv570 */
342209ff23fSmrg    CHIP_FAMILY_RS600,
343209ff23fSmrg    CHIP_FAMILY_RS690,
344209ff23fSmrg    CHIP_FAMILY_RS740,
345209ff23fSmrg    CHIP_FAMILY_R600,    /* r600 */
346209ff23fSmrg    CHIP_FAMILY_RV610,
347209ff23fSmrg    CHIP_FAMILY_RV630,
348209ff23fSmrg    CHIP_FAMILY_RV670,
349209ff23fSmrg    CHIP_FAMILY_RV620,
350209ff23fSmrg    CHIP_FAMILY_RV635,
351209ff23fSmrg    CHIP_FAMILY_RS780,
352b7e1c893Smrg    CHIP_FAMILY_RS880,
353ad43ddacSmrg    CHIP_FAMILY_RV770,   /* r700 */
354b7e1c893Smrg    CHIP_FAMILY_RV730,
355b7e1c893Smrg    CHIP_FAMILY_RV710,
356c503f109Smrg    CHIP_FAMILY_RV740,
357ad43ddacSmrg    CHIP_FAMILY_CEDAR,   /* evergreen */
358ad43ddacSmrg    CHIP_FAMILY_REDWOOD,
359ad43ddacSmrg    CHIP_FAMILY_JUNIPER,
360ad43ddacSmrg    CHIP_FAMILY_CYPRESS,
361ad43ddacSmrg    CHIP_FAMILY_HEMLOCK,
362921a55d8Smrg    CHIP_FAMILY_PALM,
363921a55d8Smrg    CHIP_FAMILY_BARTS,
364921a55d8Smrg    CHIP_FAMILY_TURKS,
365921a55d8Smrg    CHIP_FAMILY_CAICOS,
366209ff23fSmrg    CHIP_FAMILY_LAST
367209ff23fSmrg} RADEONChipFamily;
368209ff23fSmrg
369209ff23fSmrg#define IS_RV100_VARIANT ((info->ChipFamily == CHIP_FAMILY_RV100)  ||  \
370209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RV200)  ||  \
371209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RS100)  ||  \
372209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RS200)  ||  \
373209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RV250)  ||  \
374209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RV280)  ||  \
375209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RS300))
376209ff23fSmrg
377209ff23fSmrg
378209ff23fSmrg#define IS_R300_VARIANT ((info->ChipFamily == CHIP_FAMILY_R300)  ||  \
379209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RV350) ||  \
380209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_R350)  ||  \
381209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RV380) ||  \
382209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_R420)  ||  \
383209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RV410) ||  \
384209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RS400) ||  \
385209ff23fSmrg        (info->ChipFamily == CHIP_FAMILY_RS480))
386209ff23fSmrg
387209ff23fSmrg#define IS_AVIVO_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV515))
388209ff23fSmrg
389209ff23fSmrg#define IS_DCE3_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV620))
390209ff23fSmrg
391b7e1c893Smrg#define IS_DCE32_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV730))
392b7e1c893Smrg
393ad43ddacSmrg#define IS_DCE4_VARIANT ((info->ChipFamily >= CHIP_FAMILY_CEDAR))
394ad43ddacSmrg
395921a55d8Smrg#define IS_DCE41_VARIANT ((info->ChipFamily >= CHIP_FAMILY_PALM))
396921a55d8Smrg
397921a55d8Smrg#define IS_DCE5_VARIANT ((info->ChipFamily >= CHIP_FAMILY_BARTS))
398921a55d8Smrg
399921a55d8Smrg#define IS_EVERGREEN_3D (info->ChipFamily >= CHIP_FAMILY_CEDAR)
400921a55d8Smrg
401b7e1c893Smrg#define IS_R600_3D (info->ChipFamily >= CHIP_FAMILY_R600)
402b7e1c893Smrg
403209ff23fSmrg#define IS_R500_3D ((info->ChipFamily == CHIP_FAMILY_RV515)  ||  \
404209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_R520)   ||  \
405209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RV530)  ||  \
406209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_R580)   ||  \
407209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RV560)  ||  \
408209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RV570))
409209ff23fSmrg
410ad43ddacSmrg#define IS_R400_3D ((info->ChipFamily == CHIP_FAMILY_R420)  ||  \
411ad43ddacSmrg	(info->ChipFamily == CHIP_FAMILY_RV410) ||  \
412ad43ddacSmrg	(info->ChipFamily == CHIP_FAMILY_RS690) ||  \
413ad43ddacSmrg	(info->ChipFamily == CHIP_FAMILY_RS600) ||  \
414ad43ddacSmrg	(info->ChipFamily == CHIP_FAMILY_RS740))
415ad43ddacSmrg
416209ff23fSmrg#define IS_R300_3D ((info->ChipFamily == CHIP_FAMILY_R300)  ||  \
417209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RV350) ||  \
418209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_R350)  ||  \
419209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RV380) ||  \
420209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_R420)  ||  \
421209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RV410) ||  \
422209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RS690) ||  \
423209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RS600) ||  \
424209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RS740) ||  \
425209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RS400) ||  \
426209ff23fSmrg	(info->ChipFamily == CHIP_FAMILY_RS480))
427209ff23fSmrg
428ad43ddacSmrg#define IS_R200_3D ((info->ChipFamily == CHIP_FAMILY_RV250) || \
429ad43ddacSmrg	(info->ChipFamily == CHIP_FAMILY_RV280) || \
430ad43ddacSmrg	(info->ChipFamily == CHIP_FAMILY_RS300) || \
431ad43ddacSmrg	(info->ChipFamily == CHIP_FAMILY_R200))
432ad43ddacSmrg
433209ff23fSmrg/*
434209ff23fSmrg * Errata workarounds
435209ff23fSmrg */
436209ff23fSmrgtypedef enum {
437209ff23fSmrg       CHIP_ERRATA_R300_CG             = 0x00000001,
438209ff23fSmrg       CHIP_ERRATA_PLL_DUMMYREADS      = 0x00000002,
439209ff23fSmrg       CHIP_ERRATA_PLL_DELAY           = 0x00000004
440209ff23fSmrg} RADEONErrata;
441209ff23fSmrg
442209ff23fSmrgtypedef enum {
443209ff23fSmrg    RADEON_DVOCHIP_NONE,
444209ff23fSmrg    RADEON_SIL_164,
445209ff23fSmrg    RADEON_SIL_1178
446209ff23fSmrg} RADEONExtTMDSChip;
447209ff23fSmrg
448209ff23fSmrg#if defined(__powerpc__)
449209ff23fSmrgtypedef enum {
450209ff23fSmrg    RADEON_MAC_NONE,
451209ff23fSmrg    RADEON_MAC_IBOOK,
452209ff23fSmrg    RADEON_MAC_POWERBOOK_EXTERNAL,
453209ff23fSmrg    RADEON_MAC_POWERBOOK_INTERNAL,
454209ff23fSmrg    RADEON_MAC_POWERBOOK_VGA,
455209ff23fSmrg    RADEON_MAC_MINI_EXTERNAL,
456209ff23fSmrg    RADEON_MAC_MINI_INTERNAL,
457b7e1c893Smrg    RADEON_MAC_IMAC_G5_ISIGHT,
458b7e1c893Smrg    RADEON_MAC_EMAC
459209ff23fSmrg} RADEONMacModel;
460209ff23fSmrg#endif
461209ff23fSmrg
462209ff23fSmrgtypedef enum {
463209ff23fSmrg	CARD_PCI,
464209ff23fSmrg	CARD_AGP,
465209ff23fSmrg	CARD_PCIE
466209ff23fSmrg} RADEONCardType;
467209ff23fSmrg
468ad43ddacSmrgtypedef enum {
469ad43ddacSmrg	POWER_DEFAULT,
470ad43ddacSmrg	POWER_LOW,
471ad43ddacSmrg	POWER_HIGH
472ad43ddacSmrg} RADEONPMType;
473ad43ddacSmrg
474ad43ddacSmrgtypedef struct {
475ad43ddacSmrg    RADEONPMType type;
476ad43ddacSmrg    uint32_t sclk;
477ad43ddacSmrg    uint32_t mclk;
478ad43ddacSmrg    uint32_t pcie_lanes;
479ad43ddacSmrg    uint32_t flags;
480ad43ddacSmrg} RADEONPowerMode;
481ad43ddacSmrg
482ad43ddacSmrgtypedef struct {
483ad43ddacSmrg    /* power modes */
484ad43ddacSmrg    int num_modes;
485ad43ddacSmrg    int current_mode;
486ad43ddacSmrg    RADEONPowerMode mode[3];
487ad43ddacSmrg
488ad43ddacSmrg    Bool     clock_gating_enabled;
489ad43ddacSmrg    Bool     dynamic_mode_enabled;
490ad43ddacSmrg    Bool     force_low_power_enabled;
491ad43ddacSmrg} RADEONPowerManagement;
492ad43ddacSmrg
493209ff23fSmrgtypedef struct _atomBiosHandle *atomBiosHandlePtr;
494209ff23fSmrg
495ad43ddacSmrgstruct radeon_exa_pixmap_priv {
496ad43ddacSmrg    struct radeon_bo *bo;
497ad43ddacSmrg    int flags;
498ad43ddacSmrg    Bool bo_mapped;
499ad43ddacSmrg};
500ad43ddacSmrg
501209ff23fSmrgtypedef struct {
502209ff23fSmrg    uint32_t pci_device_id;
503209ff23fSmrg    RADEONChipFamily chip_family;
504209ff23fSmrg    int mobility;
505209ff23fSmrg    int igp;
506209ff23fSmrg    int nocrtc2;
507209ff23fSmrg    int nointtvout;
508209ff23fSmrg    int singledac;
509209ff23fSmrg} RADEONCardInfo;
510209ff23fSmrg
511ad43ddacSmrg#define RADEON_2D_EXA_COPY 1
512ad43ddacSmrg#define RADEON_2D_EXA_SOLID 2
513ad43ddacSmrg
514ad43ddacSmrgstruct radeon_2d_state {
515ad43ddacSmrg    int op; //
516ad43ddacSmrg    uint32_t dst_pitch_offset;
517ad43ddacSmrg    uint32_t src_pitch_offset;
518ad43ddacSmrg    uint32_t dp_gui_master_cntl;
519ad43ddacSmrg    uint32_t dp_cntl;
520ad43ddacSmrg    uint32_t dp_write_mask;
521ad43ddacSmrg    uint32_t dp_brush_frgd_clr;
522ad43ddacSmrg    uint32_t dp_brush_bkgd_clr;
523ad43ddacSmrg    uint32_t dp_src_frgd_clr;
524ad43ddacSmrg    uint32_t dp_src_bkgd_clr;
525ad43ddacSmrg    uint32_t default_sc_bottom_right;
526ad43ddacSmrg    struct radeon_bo *dst_bo;
527ad43ddacSmrg    struct radeon_bo *src_bo;
528ad43ddacSmrg};
529ad43ddacSmrg
530209ff23fSmrg#ifdef XF86DRI
531b7e1c893Smrgstruct radeon_cp {
532b7e1c893Smrg    Bool              CPRuns;           /* CP is running */
533b7e1c893Smrg    Bool              CPInUse;          /* CP has been used by X server */
534b7e1c893Smrg    Bool              CPStarted;        /* CP has started */
535b7e1c893Smrg    int               CPMode;           /* CP mode that server/clients use */
536b7e1c893Smrg    int               CPFifoSize;       /* Size of the CP command FIFO */
537b7e1c893Smrg    int               CPusecTimeout;    /* CP timeout in usecs */
538b7e1c893Smrg    Bool              needCacheFlush;
539209ff23fSmrg
540b7e1c893Smrg    /* CP accleration */
541b7e1c893Smrg    drmBufPtr         indirectBuffer;
542b7e1c893Smrg    int               indirectStart;
543209ff23fSmrg
544b7e1c893Smrg    /* Debugging info for BEGIN_RING/ADVANCE_RING pairs. */
545b7e1c893Smrg    int               dma_begin_count;
546b7e1c893Smrg    char              *dma_debug_func;
547b7e1c893Smrg    int               dma_debug_lineno;
548209ff23fSmrg
549b7e1c893Smrg    };
550209ff23fSmrg
551b7e1c893Smrgtypedef struct {
552b7e1c893Smrg    /* Nothing here yet */
553b7e1c893Smrg    int dummy;
554b7e1c893Smrg} RADEONConfigPrivRec, *RADEONConfigPrivPtr;
555209ff23fSmrg
556b7e1c893Smrgtypedef struct {
557b7e1c893Smrg    /* Nothing here yet */
558b7e1c893Smrg    int dummy;
559b7e1c893Smrg} RADEONDRIContextRec, *RADEONDRIContextPtr;
560209ff23fSmrg
561b7e1c893Smrgstruct radeon_dri {
562b7e1c893Smrg    Bool              noBackBuffer;
563209ff23fSmrg
564209ff23fSmrg    Bool              newMemoryMap;
565209ff23fSmrg    drmVersionPtr     pLibDRMVersion;
566209ff23fSmrg    drmVersionPtr     pKernelDRMVersion;
567209ff23fSmrg    DRIInfoPtr        pDRIInfo;
568209ff23fSmrg    int               drmFD;
569209ff23fSmrg    int               numVisualConfigs;
570209ff23fSmrg    __GLXvisualConfig *pVisualConfigs;
571209ff23fSmrg    RADEONConfigPrivPtr pVisualConfigsPriv;
572209ff23fSmrg    Bool             (*DRICloseScreen)(int, ScreenPtr);
573209ff23fSmrg
574209ff23fSmrg    drm_handle_t      fbHandle;
575209ff23fSmrg
576209ff23fSmrg    drmSize           registerSize;
577209ff23fSmrg    drm_handle_t      registerHandle;
578209ff23fSmrg
579209ff23fSmrg    drmSize           pciSize;
580209ff23fSmrg    drm_handle_t      pciMemHandle;
581209ff23fSmrg    unsigned char     *PCI;             /* Map */
582209ff23fSmrg
583209ff23fSmrg    Bool              depthMoves;       /* Enable depth moves -- slow! */
584209ff23fSmrg    Bool              allowPageFlip;    /* Enable 3d page flipping */
585209ff23fSmrg#ifdef DAMAGE
586209ff23fSmrg    DamagePtr         pDamage;
587209ff23fSmrg    RegionRec         driRegion;
588209ff23fSmrg#endif
589209ff23fSmrg    Bool              have3DWindows;    /* Are there any 3d clients? */
590209ff23fSmrg
591209ff23fSmrg    int               pciAperSize;
592209ff23fSmrg    drmSize           gartSize;
593209ff23fSmrg    drm_handle_t      agpMemHandle;     /* Handle from drmAgpAlloc */
594209ff23fSmrg    unsigned long     gartOffset;
595209ff23fSmrg    unsigned char     *AGP;             /* Map */
596209ff23fSmrg    int               agpMode;
597209ff23fSmrg
598209ff23fSmrg    uint32_t          pciCommand;
599209ff23fSmrg
600b7e1c893Smrg    /* CP ring buffer data */
601209ff23fSmrg    unsigned long     ringStart;        /* Offset into GART space */
602209ff23fSmrg    drm_handle_t      ringHandle;       /* Handle from drmAddMap */
603209ff23fSmrg    drmSize           ringMapSize;      /* Size of map */
604209ff23fSmrg    int               ringSize;         /* Size of ring (in MB) */
605209ff23fSmrg    drmAddress        ring;             /* Map */
606209ff23fSmrg    int               ringSizeLog2QW;
607209ff23fSmrg
608209ff23fSmrg    unsigned long     ringReadOffset;   /* Offset into GART space */
609209ff23fSmrg    drm_handle_t      ringReadPtrHandle; /* Handle from drmAddMap */
610209ff23fSmrg    drmSize           ringReadMapSize;  /* Size of map */
611209ff23fSmrg    drmAddress        ringReadPtr;      /* Map */
612209ff23fSmrg
613b7e1c893Smrg    /* CP vertex/indirect buffer data */
614209ff23fSmrg    unsigned long     bufStart;         /* Offset into GART space */
615209ff23fSmrg    drm_handle_t      bufHandle;        /* Handle from drmAddMap */
616209ff23fSmrg    drmSize           bufMapSize;       /* Size of map */
617209ff23fSmrg    int               bufSize;          /* Size of buffers (in MB) */
618209ff23fSmrg    drmAddress        buf;              /* Map */
619209ff23fSmrg    int               bufNumBufs;       /* Number of buffers */
620209ff23fSmrg    drmBufMapPtr      buffers;          /* Buffer map */
621209ff23fSmrg
622b7e1c893Smrg    /* CP GART Texture data */
623209ff23fSmrg    unsigned long     gartTexStart;      /* Offset into GART space */
624209ff23fSmrg    drm_handle_t      gartTexHandle;     /* Handle from drmAddMap */
625209ff23fSmrg    drmSize           gartTexMapSize;    /* Size of map */
626209ff23fSmrg    int               gartTexSize;       /* Size of GART tex space (in MB) */
627209ff23fSmrg    drmAddress        gartTex;           /* Map */
628209ff23fSmrg    int               log2GARTTexGran;
629209ff23fSmrg
630b7e1c893Smrg    /* DRI screen private data */
631209ff23fSmrg    int               fbX;
632209ff23fSmrg    int               fbY;
633209ff23fSmrg    int               backX;
634209ff23fSmrg    int               backY;
635209ff23fSmrg    int               depthX;
636209ff23fSmrg    int               depthY;
637209ff23fSmrg
638209ff23fSmrg    int               frontOffset;
639209ff23fSmrg    int               frontPitch;
640209ff23fSmrg    int               backOffset;
641209ff23fSmrg    int               backPitch;
642209ff23fSmrg    int               depthOffset;
643209ff23fSmrg    int               depthPitch;
644209ff23fSmrg    int               depthBits;
645209ff23fSmrg    int               textureOffset;
646209ff23fSmrg    int               textureSize;
647209ff23fSmrg    int               log2TexGran;
648209ff23fSmrg
649209ff23fSmrg    int               pciGartSize;
650209ff23fSmrg    uint32_t          pciGartOffset;
651209ff23fSmrg    void              *pciGartBackup;
652b7e1c893Smrg
653b7e1c893Smrg    int               irq;
654b7e1c893Smrg
655209ff23fSmrg#ifdef USE_XAA
656209ff23fSmrg    uint32_t          frontPitchOffset;
657209ff23fSmrg    uint32_t          backPitchOffset;
658209ff23fSmrg    uint32_t          depthPitchOffset;
659209ff23fSmrg
660b7e1c893Smrg    /* offscreen memory management */
661209ff23fSmrg    int               backLines;
662209ff23fSmrg    FBAreaPtr         backArea;
663209ff23fSmrg    int               depthTexLines;
664209ff23fSmrg    FBAreaPtr         depthTexArea;
665209ff23fSmrg#endif
666209ff23fSmrg
667b7e1c893Smrg};
668b7e1c893Smrg#endif
669209ff23fSmrg
670ad43ddacSmrg#define DMA_BO_FREE_TIME 1000
671ad43ddacSmrg
672ad43ddacSmrgstruct radeon_dma_bo {
673ad43ddacSmrg    struct radeon_dma_bo *next, *prev;
674ad43ddacSmrg    struct radeon_bo  *bo;
675ad43ddacSmrg    int expire_counter;
676ad43ddacSmrg};
677ad43ddacSmrg
678ad43ddacSmrgstruct r600_accel_object {
679ad43ddacSmrg    uint32_t pitch;
680ad43ddacSmrg    uint32_t width;
681ad43ddacSmrg    uint32_t height;
682ad43ddacSmrg    uint32_t offset;
683ad43ddacSmrg    int bpp;
684ad43ddacSmrg    uint32_t domain;
685ad43ddacSmrg    struct radeon_bo *bo;
686ad43ddacSmrg};
687ad43ddacSmrg
688921a55d8Smrgstruct radeon_vbo_object {
689921a55d8Smrg    int               vb_offset;
690921a55d8Smrg    uint64_t          vb_mc_addr;
691921a55d8Smrg    int               vb_total;
692921a55d8Smrg    void              *vb_ptr;
693921a55d8Smrg    uint32_t          vb_size;
694921a55d8Smrg    uint32_t          vb_op_vert_size;
695921a55d8Smrg    int32_t           vb_start_op;
696921a55d8Smrg    struct radeon_bo *vb_bo;
697921a55d8Smrg    unsigned          verts_per_op;
698921a55d8Smrg};
699921a55d8Smrg
700b7e1c893Smrgstruct radeon_accel_state {
701b7e1c893Smrg    /* common accel data */
702b7e1c893Smrg    int               fifo_slots;       /* Free slots in the FIFO (64 max)   */
703b7e1c893Smrg				/* Computed values for Radeon */
704b7e1c893Smrg    uint32_t          dp_gui_master_cntl;
705b7e1c893Smrg    uint32_t          dp_gui_master_cntl_clip;
706b7e1c893Smrg    uint32_t          trans_color;
707b7e1c893Smrg				/* Saved values for ScreenToScreenCopy */
708b7e1c893Smrg    int               xdir;
709b7e1c893Smrg    int               ydir;
710b7e1c893Smrg    uint32_t          dst_pitch_offset;
711209ff23fSmrg
712b7e1c893Smrg    /* render accel */
713b7e1c893Smrg    unsigned short    texW[2];
714b7e1c893Smrg    unsigned short    texH[2];
715b7e1c893Smrg    Bool              XInited3D; /* X itself has the 3D context */
716b7e1c893Smrg    int               num_gb_pipes;
717b7e1c893Smrg    Bool              has_tcl;
718209ff23fSmrg
719b7e1c893Smrg#ifdef USE_EXA
720b7e1c893Smrg    /* EXA */
721b7e1c893Smrg    ExaDriverPtr      exa;
722b7e1c893Smrg    int               exaSyncMarker;
723b7e1c893Smrg    int               exaMarkerSynced;
724b7e1c893Smrg    int               engineMode;
725b7e1c893Smrg#define EXA_ENGINEMODE_UNKNOWN 0
726b7e1c893Smrg#define EXA_ENGINEMODE_2D      1
727b7e1c893Smrg#define EXA_ENGINEMODE_3D      2
728209ff23fSmrg
729ad43ddacSmrg    int               composite_op;
730ad43ddacSmrg    PicturePtr        dst_pic;
731ad43ddacSmrg    PicturePtr        msk_pic;
732ad43ddacSmrg    PicturePtr        src_pic;
733ad43ddacSmrg    PixmapPtr         dst_pix;
734ad43ddacSmrg    PixmapPtr         msk_pix;
735ad43ddacSmrg    PixmapPtr         src_pix;
736b7e1c893Smrg    Bool              is_transform[2];
737b7e1c893Smrg    PictTransform     *transform[2];
738b7e1c893Smrg    /* Whether we are tiling horizontally and vertically */
739b7e1c893Smrg    Bool              need_src_tile_x;
740b7e1c893Smrg    Bool              need_src_tile_y;
741b7e1c893Smrg    /* Size of tiles ... set to 65536x65536 if not tiling in that direction */
742b7e1c893Smrg    Bool              src_tile_width;
743b7e1c893Smrg    Bool              src_tile_height;
744ad43ddacSmrg    uint32_t          *draw_header;
745ad43ddacSmrg    unsigned          vtx_count;
746ad43ddacSmrg    unsigned          num_vtx;
747b7e1c893Smrg    Bool              vsync;
748b7e1c893Smrg
749b7e1c893Smrg    drmBufPtr         ib;
750921a55d8Smrg
751921a55d8Smrg    struct radeon_vbo_object vbo;
752921a55d8Smrg    struct radeon_vbo_object cbuf;
753921a55d8Smrg
754ad43ddacSmrg    /* where to discard IB from if we cancel operation */
755ad43ddacSmrg    uint32_t          ib_reset_op;
756ad43ddacSmrg#ifdef XF86DRM_MODE
757ad43ddacSmrg    struct radeon_dma_bo bo_free;
758ad43ddacSmrg    struct radeon_dma_bo bo_wait;
759ad43ddacSmrg    struct radeon_dma_bo bo_reserved;
760ad43ddacSmrg    Bool use_vbos;
761ad43ddacSmrg#endif
7620974d292Smrg    void (*finish_op)(ScrnInfoPtr, int);
763b7e1c893Smrg    // shader storage
764b7e1c893Smrg    ExaOffscreenArea  *shaders;
765ad43ddacSmrg    struct radeon_bo  *shaders_bo;
766b7e1c893Smrg    uint32_t          solid_vs_offset;
767b7e1c893Smrg    uint32_t          solid_ps_offset;
768b7e1c893Smrg    uint32_t          copy_vs_offset;
769b7e1c893Smrg    uint32_t          copy_ps_offset;
770b7e1c893Smrg    uint32_t          comp_vs_offset;
771b7e1c893Smrg    uint32_t          comp_ps_offset;
772b7e1c893Smrg    uint32_t          xv_vs_offset;
773b7e1c893Smrg    uint32_t          xv_ps_offset;
774921a55d8Smrg    // shader consts
775921a55d8Smrg    uint32_t          solid_vs_const_offset;
776921a55d8Smrg    uint32_t          solid_ps_const_offset;
777921a55d8Smrg    uint32_t          copy_vs_const_offset;
778921a55d8Smrg    uint32_t          copy_ps_const_offset;
779921a55d8Smrg    uint32_t          comp_vs_const_offset;
780921a55d8Smrg    uint32_t          comp_ps_const_offset;
781921a55d8Smrg    uint32_t          comp_mask_ps_const_offset;
782921a55d8Smrg    uint32_t          xv_vs_const_offset;
783921a55d8Smrg    uint32_t          xv_ps_const_offset;
784b7e1c893Smrg
785b7e1c893Smrg    //size/addr stuff
786ad43ddacSmrg    struct r600_accel_object src_obj[2];
787ad43ddacSmrg    struct r600_accel_object dst_obj;
788b7e1c893Smrg    uint32_t          src_size[2];
789b7e1c893Smrg    uint32_t          dst_size;
790ad43ddacSmrg
791b7e1c893Smrg    uint32_t          vs_size;
792b7e1c893Smrg    uint64_t          vs_mc_addr;
793b7e1c893Smrg    uint32_t          ps_size;
794b7e1c893Smrg    uint64_t          ps_mc_addr;
795b7e1c893Smrg
796b7e1c893Smrg    // UTS/DFS
797b7e1c893Smrg    drmBufPtr         scratch;
798b7e1c893Smrg
799b7e1c893Smrg    // copy
800b7e1c893Smrg    ExaOffscreenArea  *copy_area;
801ad43ddacSmrg    struct radeon_bo  *copy_area_bo;
802b7e1c893Smrg    Bool              same_surface;
803b7e1c893Smrg    int               rop;
804b7e1c893Smrg    uint32_t          planemask;
805b7e1c893Smrg
806b7e1c893Smrg    // composite
807b7e1c893Smrg    Bool              component_alpha;
808b7e1c893Smrg    Bool              src_alpha;
809ad43ddacSmrg    // vline
810ad43ddacSmrg    xf86CrtcPtr       vline_crtc;
811ad43ddacSmrg    int               vline_y1;
812ad43ddacSmrg    int               vline_y2;
813b7e1c893Smrg#endif
814209ff23fSmrg
815b7e1c893Smrg#ifdef USE_XAA
816b7e1c893Smrg    /* XAA */
817b7e1c893Smrg    XAAInfoRecPtr     accel;
818b7e1c893Smrg				/* ScanlineScreenToScreenColorExpand support */
819b7e1c893Smrg    unsigned char     *scratch_buffer[1];
820b7e1c893Smrg    unsigned char     *scratch_save;
821b7e1c893Smrg    int               scanline_x;
822b7e1c893Smrg    int               scanline_y;
823b7e1c893Smrg    int               scanline_w;
824b7e1c893Smrg    int               scanline_h;
825b7e1c893Smrg    int               scanline_h_w;
826b7e1c893Smrg    int               scanline_words;
827b7e1c893Smrg    int               scanline_direct;
828b7e1c893Smrg    int               scanline_bpp;     /* Only used for ImageWrite */
829b7e1c893Smrg    int               scanline_fg;
830b7e1c893Smrg    int               scanline_bg;
831b7e1c893Smrg    int               scanline_hpass;
832b7e1c893Smrg    int               scanline_x1clip;
833b7e1c893Smrg    int               scanline_x2clip;
834b7e1c893Smrg				/* Saved values for DashedTwoPointLine */
835b7e1c893Smrg    int               dashLen;
836b7e1c893Smrg    uint32_t          dashPattern;
837b7e1c893Smrg    int               dash_fg;
838b7e1c893Smrg    int               dash_bg;
839b7e1c893Smrg
840b7e1c893Smrg    FBLinearPtr       RenderTex;
841b7e1c893Smrg    void              (*RenderCallback)(ScrnInfoPtr);
842b7e1c893Smrg    Time              RenderTimeout;
843b7e1c893Smrg    /*
844b7e1c893Smrg     * XAAForceTransBlit is used to change the behavior of the XAA
845b7e1c893Smrg     * SetupForScreenToScreenCopy function, to make it DGA-friendly.
846b7e1c893Smrg     */
847b7e1c893Smrg    Bool              XAAForceTransBlit;
848209ff23fSmrg#endif
849209ff23fSmrg
850b7e1c893Smrg};
851b7e1c893Smrg
852b7e1c893Smrgtypedef struct {
853b7e1c893Smrg    EntityInfoPtr     pEnt;
854b7e1c893Smrg    pciVideoPtr       PciInfo;
855b7e1c893Smrg    PCITAG            PciTag;
856b7e1c893Smrg    int               Chipset;
857b7e1c893Smrg    RADEONChipFamily  ChipFamily;
858b7e1c893Smrg    RADEONErrata      ChipErrata;
859b7e1c893Smrg
860b7e1c893Smrg    unsigned long long     LinearAddr;       /* Frame buffer physical address     */
861b7e1c893Smrg    unsigned long long     MMIOAddr;         /* MMIO region physical address      */
862b7e1c893Smrg    unsigned long long     BIOSAddr;         /* BIOS physical address             */
863921a55d8Smrg    uint64_t          fbLocation;
864b7e1c893Smrg    uint32_t          gartLocation;
865b7e1c893Smrg    uint32_t          mc_fb_location;
866b7e1c893Smrg    uint32_t          mc_agp_location;
867b7e1c893Smrg    uint32_t          mc_agp_location_hi;
868b7e1c893Smrg
869b7e1c893Smrg    void              *MMIO;            /* Map of MMIO region                */
870b7e1c893Smrg    void              *FB;              /* Map of frame buffer               */
871b7e1c893Smrg    uint8_t           *VBIOS;           /* Video BIOS pointer                */
872b7e1c893Smrg
873b7e1c893Smrg    Bool              IsAtomBios;       /* New BIOS used in R420 etc.        */
874b7e1c893Smrg    int               ROMHeaderStart;   /* Start of the ROM Info Table       */
875b7e1c893Smrg    int               MasterDataStart;  /* Offset for Master Data Table for ATOM BIOS */
876b7e1c893Smrg
877b7e1c893Smrg    uint32_t          MemCntl;
878b7e1c893Smrg    uint32_t          BusCntl;
879b7e1c893Smrg    unsigned long     MMIOSize;         /* MMIO region physical address      */
880b7e1c893Smrg    unsigned long     FbMapSize;        /* Size of frame buffer, in bytes    */
881b7e1c893Smrg    unsigned long     FbSecureSize;     /* Size of secured fb area at end of
882b7e1c893Smrg                                           framebuffer */
883b7e1c893Smrg
884b7e1c893Smrg    Bool              IsMobility;       /* Mobile chips for laptops */
885b7e1c893Smrg    Bool              IsIGP;            /* IGP chips */
886b7e1c893Smrg    Bool              HasSingleDAC;     /* only TVDAC on chip */
887b7e1c893Smrg    Bool              ddc_mode;         /* Validate mode by matching exactly
888b7e1c893Smrg					 * the modes supported in DDC data
889b7e1c893Smrg					 */
890b7e1c893Smrg    Bool              R300CGWorkaround;
891b7e1c893Smrg
892b7e1c893Smrg				/* EDID or BIOS values for FPs */
893b7e1c893Smrg    int               RefDivider;
894b7e1c893Smrg    int               FeedbackDivider;
895b7e1c893Smrg    int               PostDivider;
896b7e1c893Smrg    Bool              UseBiosDividers;
897b7e1c893Smrg				/* EDID data using DDC interface */
898b7e1c893Smrg    Bool              ddc_bios;
899b7e1c893Smrg    Bool              ddc1;
900b7e1c893Smrg    Bool              ddc2;
901b7e1c893Smrg
902b7e1c893Smrg    RADEONPLLRec      pll;
9030974d292Smrg    int               default_dispclk;
9040974d292Smrg    int               dp_extclk;
905b7e1c893Smrg
906b7e1c893Smrg    int               RamWidth;
907b7e1c893Smrg    float	      sclk;		/* in MHz */
908b7e1c893Smrg    float	      mclk;		/* in MHz */
909b7e1c893Smrg    Bool	      IsDDR;
910b7e1c893Smrg    int               DispPriority;
911b7e1c893Smrg
912b7e1c893Smrg    RADEONSavePtr     SavedReg;         /* Original (text) mode              */
913b7e1c893Smrg    RADEONSavePtr     ModeReg;          /* Current mode                      */
914b7e1c893Smrg    Bool              (*CloseScreen)(int, ScreenPtr);
915b7e1c893Smrg
916b7e1c893Smrg    void              (*BlockHandler)(int, pointer, pointer, pointer);
917b7e1c893Smrg
918b7e1c893Smrg    Bool              PaletteSavedOnVT; /* Palette saved on last VT switch   */
919b7e1c893Smrg
920b7e1c893Smrg    xf86CursorInfoPtr cursor;
921b7e1c893Smrg#ifdef ARGB_CURSOR
922b7e1c893Smrg    Bool	      cursor_argb;
923b7e1c893Smrg#endif
924b7e1c893Smrg    int               cursor_fg;
925b7e1c893Smrg    int               cursor_bg;
926b7e1c893Smrg
927b7e1c893Smrg    int               pix24bpp;         /* Depth of pixmap for 24bpp fb      */
928b7e1c893Smrg    Bool              dac6bits;         /* Use 6 bit DAC?                    */
929b7e1c893Smrg
930b7e1c893Smrg    RADEONFBLayout    CurrentLayout;
931b7e1c893Smrg
932b7e1c893Smrg#ifdef XF86DRI
933b7e1c893Smrg    Bool              directRenderingEnabled;
934b7e1c893Smrg    Bool              directRenderingInited;
935b7e1c893Smrg    RADEONCardType    cardType;            /* Current card is a PCI card */
936b7e1c893Smrg    struct radeon_cp  *cp;
937b7e1c893Smrg    struct radeon_dri  *dri;
938ad43ddacSmrg#ifdef XF86DRM_MODE
939ad43ddacSmrg    struct radeon_dri2  dri2;
940ad43ddacSmrg#endif
941b7e1c893Smrg#ifdef USE_EXA
942b7e1c893Smrg    Bool              accelDFS;
943b7e1c893Smrg#endif
944b7e1c893Smrg    Bool              DMAForXv;
945209ff23fSmrg#endif /* XF86DRI */
946209ff23fSmrg
947b7e1c893Smrg    /* accel */
948b7e1c893Smrg    Bool              RenderAccel; /* Render */
949b7e1c893Smrg    Bool              allowColorTiling;
950b7e1c893Smrg    Bool              tilingEnabled; /* mirror of sarea->tiling_enabled */
951b7e1c893Smrg    struct radeon_accel_state *accel_state;
952b7e1c893Smrg    Bool              accelOn;
953b7e1c893Smrg    Bool              useEXA;
954b7e1c893Smrg#ifdef USE_EXA
955ad43ddacSmrg    Bool	      exa_pixmaps;
956ad43ddacSmrg    Bool              exa_force_create;
957b7e1c893Smrg    XF86ModReqInfo    exaReq;
958b7e1c893Smrg#endif
959b7e1c893Smrg#ifdef USE_XAA
960b7e1c893Smrg    XF86ModReqInfo    xaaReq;
961b7e1c893Smrg#endif
962b7e1c893Smrg
963209ff23fSmrg				/* XVideo */
964209ff23fSmrg    XF86VideoAdaptorPtr adaptor;
965209ff23fSmrg    void              (*VideoTimerCallback)(ScrnInfoPtr, Time);
966209ff23fSmrg    int               videoKey;
967209ff23fSmrg    int		      RageTheatreCrystal;
968209ff23fSmrg    int               RageTheatreTunerPort;
969209ff23fSmrg    int               RageTheatreCompositePort;
970209ff23fSmrg    int               RageTheatreSVideoPort;
971209ff23fSmrg    int               tunerType;
972209ff23fSmrg    char*             RageTheatreMicrocPath;
973209ff23fSmrg    char*             RageTheatreMicrocType;
974209ff23fSmrg    Bool              MM_TABLE_valid;
975209ff23fSmrg    struct {
976209ff23fSmrg    	uint8_t table_revision;
977209ff23fSmrg	uint8_t table_size;
978209ff23fSmrg        uint8_t tuner_type;
979209ff23fSmrg        uint8_t audio_chip;
980209ff23fSmrg        uint8_t product_id;
981209ff23fSmrg        uint8_t tuner_voltage_teletext_fm;
982209ff23fSmrg        uint8_t i2s_config; /* configuration of the sound chip */
983209ff23fSmrg        uint8_t video_decoder_type;
984209ff23fSmrg        uint8_t video_decoder_host_config;
985209ff23fSmrg        uint8_t input[5];
986209ff23fSmrg    } MM_TABLE;
987209ff23fSmrg    uint16_t video_decoder_type;
988209ff23fSmrg    int overlay_scaler_buffer_width;
989209ff23fSmrg    int ecp_div;
990ad43ddacSmrg    unsigned int xv_max_width;
991ad43ddacSmrg    unsigned int xv_max_height;
992209ff23fSmrg
993209ff23fSmrg    /* general */
994209ff23fSmrg    OptionInfoPtr     Options;
995209ff23fSmrg
996209ff23fSmrg    DisplayModePtr currentMode, savedCurrentMode;
997209ff23fSmrg
998209ff23fSmrg    /* special handlings for DELL triple-head server */
999b7e1c893Smrg    Bool              IsDellServer;
1000209ff23fSmrg
1001209ff23fSmrg    Bool              VGAAccess;
1002209ff23fSmrg
1003209ff23fSmrg    int               MaxSurfaceWidth;
1004209ff23fSmrg    int               MaxLines;
1005209ff23fSmrg
1006209ff23fSmrg    Bool want_vblank_interrupts;
1007209ff23fSmrg    RADEONBIOSConnector BiosConnector[RADEON_MAX_BIOS_CONNECTOR];
1008b7e1c893Smrg    radeon_encoder_ptr encoders[RADEON_MAX_BIOS_CONNECTOR];
1009209ff23fSmrg    RADEONBIOSInitTable BiosTable;
1010209ff23fSmrg
1011209ff23fSmrg    /* save crtc state for console restore */
1012209ff23fSmrg    Bool              crtc_on;
1013209ff23fSmrg    Bool              crtc2_on;
1014209ff23fSmrg
1015209ff23fSmrg    Bool              InternalTVOut;
1016209ff23fSmrg
1017209ff23fSmrg#if defined(__powerpc__)
1018209ff23fSmrg    RADEONMacModel    MacModel;
1019209ff23fSmrg#endif
1020209ff23fSmrg    RADEONExtTMDSChip ext_tmds_chip;
1021209ff23fSmrg
1022209ff23fSmrg    atomBiosHandlePtr atomBIOS;
1023209ff23fSmrg    unsigned long FbFreeStart, FbFreeSize;
1024209ff23fSmrg    unsigned char*      BIOSCopy;
1025209ff23fSmrg
1026209ff23fSmrg    CreateScreenResourcesProcPtr CreateScreenResources;
1027209ff23fSmrg
1028209ff23fSmrg    /* if no devices are connected at server startup */
1029209ff23fSmrg    Bool              first_load_no_devices;
1030209ff23fSmrg
1031209ff23fSmrg    Bool              IsSecondary;
1032209ff23fSmrg    Bool              IsPrimary;
1033209ff23fSmrg
1034209ff23fSmrg    Bool              r600_shadow_fb;
1035209ff23fSmrg    void *fb_shadow;
1036209ff23fSmrg
1037b7e1c893Smrg    /* some server chips have a hardcoded edid in the bios so that they work with KVMs */
1038b7e1c893Smrg    Bool get_hardcoded_edid_from_bios;
1039b7e1c893Smrg
1040b7e1c893Smrg    int               virtualX;
1041b7e1c893Smrg    int               virtualY;
1042b7e1c893Smrg
1043b7e1c893Smrg    Bool              r4xx_atom;
1044b7e1c893Smrg
1045ad43ddacSmrg    /* pm */
1046ad43ddacSmrg    RADEONPowerManagement pm;
1047ad43ddacSmrg
1048ad43ddacSmrg    /* igp info */
1049ad43ddacSmrg    float igp_sideport_mclk;
1050ad43ddacSmrg    float igp_system_mclk;
1051ad43ddacSmrg    float igp_ht_link_clk;
1052ad43ddacSmrg    float igp_ht_link_width;
1053ad43ddacSmrg
1054ad43ddacSmrg    int can_resize;
1055ad43ddacSmrg    void (*reemit_current2d)(ScrnInfoPtr pScrn, int op); // emit the current 2D state into the IB
1056ad43ddacSmrg    struct radeon_2d_state state_2d;
1057ad43ddacSmrg    Bool kms_enabled;
1058ad43ddacSmrg    struct radeon_bo *front_bo;
1059ad43ddacSmrg#ifdef XF86DRM_MODE
1060ad43ddacSmrg    struct radeon_bo_manager *bufmgr;
1061ad43ddacSmrg    struct radeon_cs_manager *csm;
1062ad43ddacSmrg    struct radeon_cs *cs;
1063ad43ddacSmrg
10642f39173dSmrg    struct radeon_bo *cursor_bo[6];
1065ad43ddacSmrg    uint64_t vram_size;
1066ad43ddacSmrg    uint64_t gart_size;
1067ad43ddacSmrg    drmmode_rec drmmode;
10680974d292Smrg    /* r6xx+ tile config */
10690974d292Smrg    uint32_t tile_config;
10700974d292Smrg    int group_bytes;
10710974d292Smrg    int num_channels;
10720974d292Smrg    int num_banks;
10730974d292Smrg    int r7xx_bank_op;
1074ad43ddacSmrg#else
1075ad43ddacSmrg    /* fake bool */
1076ad43ddacSmrg    Bool cs;
1077ad43ddacSmrg#endif
1078ad43ddacSmrg
1079ad43ddacSmrg    /* Xv bicubic filtering */
1080ad43ddacSmrg    struct radeon_bo *bicubic_bo;
1081ad43ddacSmrg    void             *bicubic_memory;
1082ad43ddacSmrg    int               bicubic_offset;
1083921a55d8Smrg    /* kms pageflipping */
1084921a55d8Smrg    Bool allowPageFlip;
1085921a55d8Smrg
1086921a55d8Smrg    /* Perform vsync'ed SwapBuffers? */
1087921a55d8Smrg    Bool swapBuffersWait;
1088209ff23fSmrg} RADEONInfoRec, *RADEONInfoPtr;
1089209ff23fSmrg
1090209ff23fSmrg#define RADEONWaitForFifo(pScrn, entries)				\
1091209ff23fSmrgdo {									\
1092b7e1c893Smrg    if (info->accel_state->fifo_slots < entries)			\
1093209ff23fSmrg	RADEONWaitForFifoFunction(pScrn, entries);			\
1094b7e1c893Smrg    info->accel_state->fifo_slots -= entries;				\
1095209ff23fSmrg} while (0)
1096209ff23fSmrg
1097209ff23fSmrg/* legacy_crtc.c */
1098209ff23fSmrgextern void legacy_crtc_dpms(xf86CrtcPtr crtc, int mode);
1099209ff23fSmrgextern void legacy_crtc_mode_set(xf86CrtcPtr crtc, DisplayModePtr mode,
1100209ff23fSmrg				 DisplayModePtr adjusted_mode, int x, int y);
1101209ff23fSmrgextern void RADEONRestoreCommonRegisters(ScrnInfoPtr pScrn,
1102209ff23fSmrg					 RADEONSavePtr restore);
1103209ff23fSmrgextern void RADEONRestoreCrtcRegisters(ScrnInfoPtr pScrn,
1104209ff23fSmrg				       RADEONSavePtr restore);
1105209ff23fSmrgextern void RADEONRestoreCrtc2Registers(ScrnInfoPtr pScrn,
1106209ff23fSmrg					RADEONSavePtr restore);
1107209ff23fSmrgextern void RADEONRestorePLLRegisters(ScrnInfoPtr pScrn,
1108209ff23fSmrg				      RADEONSavePtr restore);
1109209ff23fSmrgextern void RADEONRestorePLL2Registers(ScrnInfoPtr pScrn,
1110209ff23fSmrg				       RADEONSavePtr restore);
1111209ff23fSmrgextern void RADEONSaveCommonRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save);
1112209ff23fSmrgextern void RADEONSaveCrtcRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save);
1113209ff23fSmrgextern void RADEONSaveCrtc2Registers(ScrnInfoPtr pScrn, RADEONSavePtr save);
1114209ff23fSmrgextern void RADEONSavePLLRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save);
1115209ff23fSmrgextern void RADEONSavePLL2Registers(ScrnInfoPtr pScrn, RADEONSavePtr save);
1116209ff23fSmrg
1117209ff23fSmrg/* legacy_output.c */
1118b7e1c893Smrgextern RADEONMonitorType legacy_dac_detect(xf86OutputPtr output);
1119209ff23fSmrgextern void legacy_output_dpms(xf86OutputPtr output, int mode);
1120209ff23fSmrgextern void legacy_output_mode_set(xf86OutputPtr output, DisplayModePtr mode,
1121209ff23fSmrg				   DisplayModePtr adjusted_mode);
1122209ff23fSmrgextern I2CDevPtr RADEONDVODeviceInit(I2CBusPtr b, I2CSlaveAddr addr);
1123209ff23fSmrgextern Bool RADEONDVOReadByte(I2CDevPtr dvo, int addr, uint8_t *ch);
1124209ff23fSmrgextern Bool RADEONDVOWriteByte(I2CDevPtr dvo, int addr, uint8_t ch);
1125209ff23fSmrgextern void RADEONRestoreDACRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore);
1126209ff23fSmrgextern void RADEONRestoreFPRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore);
1127209ff23fSmrgextern void RADEONRestoreFP2Registers(ScrnInfoPtr pScrn, RADEONSavePtr restore);
1128209ff23fSmrgextern void RADEONRestoreLVDSRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore);
1129209ff23fSmrgextern void RADEONRestoreRMXRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore);
1130209ff23fSmrgextern void RADEONSaveDACRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save);
1131209ff23fSmrgextern void RADEONSaveFPRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save);
1132209ff23fSmrg
1133b7e1c893Smrgextern void RADEONGetTVDacAdjInfo(ScrnInfoPtr pScrn, radeon_tvdac_ptr tvdac);
1134b7e1c893Smrgextern void RADEONGetTMDSInfoFromTable(ScrnInfoPtr pScrn, radeon_tmds_ptr tmds);
1135b7e1c893Smrgextern void RADEONGetTMDSInfo(ScrnInfoPtr pScrn, radeon_tmds_ptr tmds);
1136b7e1c893Smrgextern void RADEONGetExtTMDSInfo(ScrnInfoPtr pScrn, radeon_dvo_ptr dvo);
1137b7e1c893Smrgextern void RADEONGetLVDSInfo(ScrnInfoPtr pScrn, radeon_lvds_ptr lvds);
1138b7e1c893Smrg
1139209ff23fSmrg/* radeon_accel.c */
1140209ff23fSmrgextern Bool RADEONAccelInit(ScreenPtr pScreen);
1141209ff23fSmrgextern void RADEONEngineFlush(ScrnInfoPtr pScrn);
1142209ff23fSmrgextern void RADEONEngineInit(ScrnInfoPtr pScrn);
1143209ff23fSmrgextern void RADEONEngineReset(ScrnInfoPtr pScrn);
1144209ff23fSmrgextern void RADEONEngineRestore(ScrnInfoPtr pScrn);
1145209ff23fSmrgextern uint8_t *RADEONHostDataBlit(ScrnInfoPtr pScrn, unsigned int cpp,
1146209ff23fSmrg				 unsigned int w, uint32_t dstPitchOff,
1147209ff23fSmrg				 uint32_t *bufPitch, int x, int *y,
1148209ff23fSmrg				 unsigned int *h, unsigned int *hpass);
1149209ff23fSmrgextern void RADEONHostDataBlitCopyPass(ScrnInfoPtr pScrn,
1150209ff23fSmrg				       unsigned int bpp,
1151209ff23fSmrg				       uint8_t *dst, uint8_t *src,
1152209ff23fSmrg				       unsigned int hpass,
1153209ff23fSmrg				       unsigned int dstPitch,
1154209ff23fSmrg				       unsigned int srcPitch);
1155209ff23fSmrgextern void  RADEONCopySwap(uint8_t *dst, uint8_t *src, unsigned int size, int swap);
1156209ff23fSmrgextern void RADEONHostDataParams(ScrnInfoPtr pScrn, uint8_t *dst,
1157209ff23fSmrg				 uint32_t pitch, int cpp,
1158209ff23fSmrg				 uint32_t *dstPitchOffset, int *x, int *y);
1159209ff23fSmrgextern void RADEONInit3DEngine(ScrnInfoPtr pScrn);
1160209ff23fSmrgextern void RADEONWaitForFifoFunction(ScrnInfoPtr pScrn, int entries);
1161209ff23fSmrg#ifdef XF86DRI
1162209ff23fSmrgextern drmBufPtr RADEONCPGetBuffer(ScrnInfoPtr pScrn);
1163209ff23fSmrgextern void RADEONCPFlushIndirect(ScrnInfoPtr pScrn, int discard);
1164209ff23fSmrgextern void RADEONCPReleaseIndirect(ScrnInfoPtr pScrn);
1165209ff23fSmrgextern int RADEONCPStop(ScrnInfoPtr pScrn,  RADEONInfoPtr info);
1166209ff23fSmrg#  ifdef USE_XAA
1167209ff23fSmrgextern Bool RADEONSetupMemXAA_DRI(int scrnIndex, ScreenPtr pScreen);
1168209ff23fSmrg#  endif
1169ad43ddacSmrguint32_t radeonGetPixmapOffset(PixmapPtr pPix);
1170209ff23fSmrg#endif
11712f39173dSmrgextern int radeon_cs_space_remaining(ScrnInfoPtr pScrn);
1172209ff23fSmrg
1173209ff23fSmrg#ifdef USE_XAA
1174209ff23fSmrg/* radeon_accelfuncs.c */
1175209ff23fSmrgextern void RADEONAccelInitMMIO(ScreenPtr pScreen, XAAInfoRecPtr a);
1176209ff23fSmrgextern Bool RADEONSetupMemXAA(int scrnIndex, ScreenPtr pScreen);
1177209ff23fSmrg#endif
1178209ff23fSmrg
1179209ff23fSmrg/* radeon_bios.c */
1180209ff23fSmrgextern Bool RADEONGetBIOSInfo(ScrnInfoPtr pScrn, xf86Int10InfoPtr pInt10);
1181209ff23fSmrgextern Bool RADEONGetClockInfoFromBIOS(ScrnInfoPtr pScrn);
1182209ff23fSmrgextern Bool RADEONGetConnectorInfoFromBIOS(ScrnInfoPtr pScrn);
1183b7e1c893Smrgextern Bool RADEONGetDAC2InfoFromBIOS(ScrnInfoPtr pScrn, radeon_tvdac_ptr tvdac);
1184b7e1c893Smrgextern Bool RADEONGetExtTMDSInfoFromBIOS (ScrnInfoPtr pScrn, radeon_dvo_ptr dvo);
1185b7e1c893Smrgextern xf86MonPtr RADEONGetHardCodedEDIDFromBIOS(xf86OutputPtr output);
1186209ff23fSmrgextern Bool RADEONGetBIOSInitTableOffsets(ScrnInfoPtr pScrn);
1187b7e1c893Smrgextern Bool RADEONGetLVDSInfoFromBIOS(ScrnInfoPtr pScrn, radeon_lvds_ptr lvds);
1188b7e1c893Smrgextern Bool RADEONGetTMDSInfoFromBIOS(ScrnInfoPtr pScrn, radeon_tmds_ptr tmds);
1189209ff23fSmrgextern Bool RADEONGetTVInfoFromBIOS(xf86OutputPtr output);
1190209ff23fSmrgextern Bool RADEONInitExtTMDSInfoFromBIOS (xf86OutputPtr output);
1191209ff23fSmrgextern Bool RADEONPostCardFromBIOSTables(ScrnInfoPtr pScrn);
1192b7e1c893Smrgextern Bool radeon_card_posted(ScrnInfoPtr pScrn);
1193209ff23fSmrg
1194209ff23fSmrg/* radeon_commonfuncs.c */
1195209ff23fSmrg#ifdef XF86DRI
1196209ff23fSmrgextern void RADEONWaitForIdleCP(ScrnInfoPtr pScrn);
1197b7e1c893Smrgextern void RADEONWaitForVLineCP(ScrnInfoPtr pScrn, PixmapPtr pPix,
1198ad43ddacSmrg				 xf86CrtcPtr crtc, int start, int stop);
1199209ff23fSmrg#endif
1200209ff23fSmrgextern void RADEONWaitForIdleMMIO(ScrnInfoPtr pScrn);
1201b7e1c893Smrgextern void RADEONWaitForVLineMMIO(ScrnInfoPtr pScrn, PixmapPtr pPix,
1202ad43ddacSmrg				   xf86CrtcPtr crtc, int start, int stop);
1203209ff23fSmrg
1204209ff23fSmrg/* radeon_crtc.c */
1205209ff23fSmrgextern void radeon_crtc_dpms(xf86CrtcPtr crtc, int mode);
1206209ff23fSmrgextern void radeon_crtc_load_lut(xf86CrtcPtr crtc);
1207209ff23fSmrgextern void radeon_crtc_modeset_ioctl(xf86CrtcPtr crtc, Bool post);
1208209ff23fSmrgextern Bool RADEONAllocateControllers(ScrnInfoPtr pScrn, int mask);
1209209ff23fSmrgextern void RADEONBlank(ScrnInfoPtr pScrn);
12102f39173dSmrgextern void RADEONComputePLL(xf86CrtcPtr crtc,
1211ad43ddacSmrg			     RADEONPLLPtr pll, unsigned long freq,
1212209ff23fSmrg			     uint32_t *chosen_dot_clock_freq,
1213209ff23fSmrg			     uint32_t *chosen_feedback_div,
1214ad43ddacSmrg			     uint32_t *chosen_frac_feedback_div,
1215209ff23fSmrg			     uint32_t *chosen_reference_div,
1216209ff23fSmrg			     uint32_t *chosen_post_div, int flags);
1217209ff23fSmrgextern DisplayModePtr RADEONCrtcFindClosestMode(xf86CrtcPtr crtc,
1218209ff23fSmrg						DisplayModePtr pMode);
1219209ff23fSmrgextern void RADEONUnblank(ScrnInfoPtr pScrn);
1220209ff23fSmrgextern Bool RADEONSetTiling(ScrnInfoPtr pScrn);
1221b7e1c893Smrgextern void RADEONInitDispBandwidth(ScrnInfoPtr pScrn);
1222209ff23fSmrg
1223209ff23fSmrg/* radeon_cursor.c */
1224209ff23fSmrgextern Bool RADEONCursorInit(ScreenPtr pScreen);
1225209ff23fSmrgextern void radeon_crtc_hide_cursor(xf86CrtcPtr crtc);
1226209ff23fSmrgextern void radeon_crtc_load_cursor_argb(xf86CrtcPtr crtc, CARD32 *image);
1227209ff23fSmrgextern void radeon_crtc_set_cursor_colors(xf86CrtcPtr crtc, int bg, int fg);
1228209ff23fSmrgextern void radeon_crtc_set_cursor_position(xf86CrtcPtr crtc, int x, int y);
1229209ff23fSmrgextern void radeon_crtc_show_cursor(xf86CrtcPtr crtc);
1230209ff23fSmrg
1231209ff23fSmrg#ifdef XF86DRI
1232209ff23fSmrg/* radeon_dri.c */
1233209ff23fSmrgextern void RADEONDRIAllocatePCIGARTTable(ScreenPtr pScreen);
1234209ff23fSmrgextern void RADEONDRICloseScreen(ScreenPtr pScreen);
1235209ff23fSmrgextern Bool RADEONDRIFinishScreenInit(ScreenPtr pScreen);
1236209ff23fSmrgextern int RADEONDRIGetPciAperTableSize(ScrnInfoPtr pScrn);
1237209ff23fSmrgextern Bool RADEONDRIGetVersion(ScrnInfoPtr pScrn);
1238209ff23fSmrgextern void RADEONDRIResume(ScreenPtr pScreen);
1239209ff23fSmrgextern Bool RADEONDRIScreenInit(ScreenPtr pScreen);
1240209ff23fSmrgextern int RADEONDRISetParam(ScrnInfoPtr pScrn,
1241209ff23fSmrg			     unsigned int param, int64_t value);
1242209ff23fSmrgextern Bool RADEONDRISetVBlankInterrupt(ScrnInfoPtr pScrn, Bool on);
1243209ff23fSmrgextern void RADEONDRIStop(ScreenPtr pScreen);
1244209ff23fSmrg#endif
1245209ff23fSmrg
1246209ff23fSmrg/* radeon_driver.c */
1247209ff23fSmrgextern void RADEONDoAdjustFrame(ScrnInfoPtr pScrn, int x, int y, Bool clone);
1248209ff23fSmrgextern void RADEONChangeSurfaces(ScrnInfoPtr pScrn);
1249209ff23fSmrgextern RADEONEntPtr RADEONEntPriv(ScrnInfoPtr pScrn);
1250209ff23fSmrgextern int RADEONMinBits(int val);
1251209ff23fSmrgextern unsigned RADEONINMC(ScrnInfoPtr pScrn, int addr);
1252209ff23fSmrgextern unsigned RADEONINPLL(ScrnInfoPtr pScrn, int addr);
1253b7e1c893Smrgextern unsigned RADEONINPCIE(ScrnInfoPtr pScrn, int addr);
1254ad43ddacSmrgextern unsigned R600INPCIE_PORT(ScrnInfoPtr pScrn, int addr);
1255209ff23fSmrgextern void RADEONOUTMC(ScrnInfoPtr pScrn, int addr, uint32_t data);
1256209ff23fSmrgextern void RADEONOUTPLL(ScrnInfoPtr pScrn, int addr, uint32_t data);
1257b7e1c893Smrgextern void RADEONOUTPCIE(ScrnInfoPtr pScrn, int addr, uint32_t data);
1258ad43ddacSmrgextern void R600OUTPCIE_PORT(ScrnInfoPtr pScrn, int addr, uint32_t data);
1259209ff23fSmrgextern void RADEONPllErrataAfterData(RADEONInfoPtr info);
1260209ff23fSmrgextern void RADEONPllErrataAfterIndex(RADEONInfoPtr info);
1261209ff23fSmrgextern void RADEONWaitForVerticalSync(ScrnInfoPtr pScrn);
1262209ff23fSmrgextern void RADEONWaitForVerticalSync2(ScrnInfoPtr pScrn);
1263209ff23fSmrgextern void RADEONInitMemMapRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save,
1264209ff23fSmrg				      RADEONInfoPtr info);
1265209ff23fSmrgextern void RADEONRestoreMemMapRegisters(ScrnInfoPtr pScrn,
1266209ff23fSmrg					 RADEONSavePtr restore);
1267ad43ddacSmrgextern Bool
1268ad43ddacSmrgRADEONZaphodStringMatches(ScrnInfoPtr pScrn, const char *s, char *output_name);
1269ad43ddacSmrg
1270ad43ddacSmrgBool RADEONGetRec(ScrnInfoPtr pScrn);
1271ad43ddacSmrgvoid RADEONFreeRec(ScrnInfoPtr pScrn);
1272ad43ddacSmrgBool RADEONPreInitVisual(ScrnInfoPtr pScrn);
1273ad43ddacSmrgBool RADEONPreInitWeight(ScrnInfoPtr pScrn);
1274ad43ddacSmrg
1275ad43ddacSmrgextern Bool RADEON_DP_I2CInit(ScrnInfoPtr pScrn, I2CBusPtr *bus_ptr,
1276ad43ddacSmrg			      char *name, xf86OutputPtr output);
1277ad43ddacSmrgextern void RADEON_DP_GetDPCD(xf86OutputPtr output);
1278ad43ddacSmrgextern int RADEON_DP_GetSinkType(xf86OutputPtr output);
1279ad43ddacSmrg
1280ad43ddacSmrg/* radeon_pm.c */
1281ad43ddacSmrgextern void RADEONPMInit(ScrnInfoPtr pScrn);
1282ad43ddacSmrgextern void RADEONPMBlockHandler(ScrnInfoPtr pScrn);
1283ad43ddacSmrgextern void RADEONPMEnterVT(ScrnInfoPtr pScrn);
1284ad43ddacSmrgextern void RADEONPMLeaveVT(ScrnInfoPtr pScrn);
1285ad43ddacSmrgextern void RADEONPMFini(ScrnInfoPtr pScrn);
1286209ff23fSmrg
1287209ff23fSmrg#ifdef USE_EXA
1288209ff23fSmrg/* radeon_exa.c */
1289209ff23fSmrgextern Bool RADEONSetupMemEXA(ScreenPtr pScreen);
1290921a55d8Smrgextern Bool radeon_transform_is_affine(PictTransformPtr t);
1291209ff23fSmrg
1292209ff23fSmrg/* radeon_exa_funcs.c */
1293209ff23fSmrgextern void RADEONCopyCP(PixmapPtr pDst, int srcX, int srcY, int dstX,
1294209ff23fSmrg			 int dstY, int w, int h);
1295209ff23fSmrgextern void RADEONCopyMMIO(PixmapPtr pDst, int srcX, int srcY, int dstX,
1296209ff23fSmrg			   int dstY, int w, int h);
1297209ff23fSmrgextern Bool RADEONDrawInitCP(ScreenPtr pScreen);
1298209ff23fSmrgextern Bool RADEONDrawInitMMIO(ScreenPtr pScreen);
1299209ff23fSmrgextern void RADEONDoPrepareCopyCP(ScrnInfoPtr pScrn,
1300209ff23fSmrg				  uint32_t src_pitch_offset,
1301209ff23fSmrg				  uint32_t dst_pitch_offset,
1302209ff23fSmrg				  uint32_t datatype, int rop,
1303209ff23fSmrg				  Pixel planemask);
1304209ff23fSmrgextern void RADEONDoPrepareCopyMMIO(ScrnInfoPtr pScrn,
1305209ff23fSmrg				    uint32_t src_pitch_offset,
1306209ff23fSmrg				    uint32_t dst_pitch_offset,
1307209ff23fSmrg				    uint32_t datatype, int rop,
1308209ff23fSmrg				    Pixel planemask);
1309b7e1c893Smrgextern Bool R600DrawInit(ScreenPtr pScreen);
1310b7e1c893Smrgextern Bool R600LoadShaders(ScrnInfoPtr pScrn);
1311921a55d8Smrg#ifdef XF86DRM_MODE
1312921a55d8Smrgextern Bool EVERGREENDrawInit(ScreenPtr pScreen);
1313921a55d8Smrgextern Bool EVERGREENLoadShaders(ScrnInfoPtr pScrn);
1314921a55d8Smrg#endif
1315209ff23fSmrg#endif
1316209ff23fSmrg
1317209ff23fSmrg#if defined(XF86DRI) && defined(USE_EXA)
1318209ff23fSmrg/* radeon_exa.c */
1319209ff23fSmrgextern Bool RADEONGetDatatypeBpp(int bpp, uint32_t *type);
1320209ff23fSmrgextern Bool RADEONGetPixmapOffsetPitch(PixmapPtr pPix,
1321209ff23fSmrg				       uint32_t *pitch_offset);
1322209ff23fSmrgextern unsigned long long RADEONTexOffsetStart(PixmapPtr pPix);
1323209ff23fSmrg#endif
1324209ff23fSmrg
1325209ff23fSmrg/* radeon_modes.c */
1326209ff23fSmrgextern void RADEONSetPitch(ScrnInfoPtr pScrn);
1327209ff23fSmrgextern DisplayModePtr RADEONProbeOutputModes(xf86OutputPtr output);
1328209ff23fSmrg
1329209ff23fSmrg/* radeon_output.c */
1330209ff23fSmrgextern RADEONI2CBusRec atom_setup_i2c_bus(int ddc_line);
1331209ff23fSmrgextern RADEONI2CBusRec legacy_setup_i2c_bus(int ddc_line);
1332209ff23fSmrgextern void RADEONGetPanelInfo(ScrnInfoPtr pScrn);
1333209ff23fSmrgextern void RADEONInitConnector(xf86OutputPtr output);
1334209ff23fSmrgextern void RADEONPrintPortMap(ScrnInfoPtr pScrn);
1335209ff23fSmrgextern void RADEONSetOutputType(ScrnInfoPtr pScrn,
1336209ff23fSmrg				RADEONOutputPrivatePtr radeon_output);
1337209ff23fSmrgextern Bool RADEONSetupConnectors(ScrnInfoPtr pScrn);
1338c503f109Smrgextern Bool RADEONI2CDoLock(xf86OutputPtr output, I2CBusPtr b, Bool lock_state);
1339b7e1c893Smrg
1340ad43ddacSmrgextern Bool radeon_dp_mode_fixup(xf86OutputPtr output, DisplayModePtr mode, DisplayModePtr adjusted_mode);
1341209ff23fSmrg
1342209ff23fSmrg/* radeon_tv.c */
1343209ff23fSmrgextern void RADEONSaveTVRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save);
1344209ff23fSmrgextern void RADEONAdjustCrtcRegistersForTV(ScrnInfoPtr pScrn, RADEONSavePtr save,
1345209ff23fSmrg					   DisplayModePtr mode, xf86OutputPtr output);
1346209ff23fSmrgextern void RADEONAdjustPLLRegistersForTV(ScrnInfoPtr pScrn, RADEONSavePtr save,
1347209ff23fSmrg					  DisplayModePtr mode, xf86OutputPtr output);
1348209ff23fSmrgextern void RADEONAdjustCrtc2RegistersForTV(ScrnInfoPtr pScrn, RADEONSavePtr save,
1349209ff23fSmrg					   DisplayModePtr mode, xf86OutputPtr output);
1350209ff23fSmrgextern void RADEONAdjustPLL2RegistersForTV(ScrnInfoPtr pScrn, RADEONSavePtr save,
1351209ff23fSmrg					  DisplayModePtr mode, xf86OutputPtr output);
1352209ff23fSmrgextern void RADEONInitTVRegisters(xf86OutputPtr output, RADEONSavePtr save,
1353209ff23fSmrg                                  DisplayModePtr mode, BOOL IsPrimary);
1354209ff23fSmrgextern void RADEONRestoreTVRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore);
1355209ff23fSmrgextern void RADEONUpdateHVPosition(xf86OutputPtr output, DisplayModePtr mode);
1356209ff23fSmrg
1357209ff23fSmrg/* radeon_video.c */
1358209ff23fSmrgextern void RADEONInitVideo(ScreenPtr pScreen);
1359209ff23fSmrgextern void RADEONResetVideo(ScrnInfoPtr pScrn);
1360ad43ddacSmrgextern Bool radeon_load_bicubic_texture(ScrnInfoPtr pScrn);
1361ad43ddacSmrgextern xf86CrtcPtr radeon_pick_best_crtc(ScrnInfoPtr pScrn,
1362ad43ddacSmrg					 int x1, int x2, int y1, int y2);
1363209ff23fSmrg
1364b7e1c893Smrg/* radeon_legacy_memory.c */
1365b7e1c893Smrgextern uint32_t
1366b7e1c893Smrgradeon_legacy_allocate_memory(ScrnInfoPtr pScrn,
1367b7e1c893Smrg			      void **mem_struct,
1368b7e1c893Smrg			      int size,
1369ad43ddacSmrg			      int align,
1370ad43ddacSmrg			      int domain);
1371b7e1c893Smrgextern void
1372b7e1c893Smrgradeon_legacy_free_memory(ScrnInfoPtr pScrn,
1373b7e1c893Smrg		          void *mem_struct);
1374b7e1c893Smrg
1375ad43ddacSmrg#ifdef XF86DRM_MODE
1376ad43ddacSmrgextern void radeon_cs_flush_indirect(ScrnInfoPtr pScrn);
1377ad43ddacSmrgextern void radeon_ddx_cs_start(ScrnInfoPtr pScrn,
1378ad43ddacSmrg				int num, const char *file,
1379ad43ddacSmrg				const char *func, int line);
1380ad43ddacSmrgvoid radeon_kms_update_vram_limit(ScrnInfoPtr pScrn, int new_fb_size);
1381ad43ddacSmrg#endif
1382ad43ddacSmrgstruct radeon_bo *radeon_get_pixmap_bo(PixmapPtr pPix);
1383ad43ddacSmrgvoid radeon_set_pixmap_bo(PixmapPtr pPix, struct radeon_bo *bo);
1384ad43ddacSmrg
1385209ff23fSmrg#ifdef XF86DRI
1386209ff23fSmrg#  ifdef USE_XAA
1387209ff23fSmrg/* radeon_accelfuncs.c */
1388209ff23fSmrgextern void RADEONAccelInitCP(ScreenPtr pScreen, XAAInfoRecPtr a);
1389209ff23fSmrg#  endif
1390209ff23fSmrg
1391209ff23fSmrg#define RADEONCP_START(pScrn, info)					\
1392209ff23fSmrgdo {									\
1393b7e1c893Smrg    int _ret = drmCommandNone(info->dri->drmFD, DRM_RADEON_CP_START);	\
1394209ff23fSmrg    if (_ret) {								\
1395209ff23fSmrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,				\
1396209ff23fSmrg		   "%s: CP start %d\n", __FUNCTION__, _ret);		\
1397209ff23fSmrg    }									\
1398b7e1c893Smrg    info->cp->CPStarted = TRUE;                                         \
1399209ff23fSmrg} while (0)
1400209ff23fSmrg
1401209ff23fSmrg#define RADEONCP_RELEASE(pScrn, info)					\
1402209ff23fSmrgdo {									\
1403ad43ddacSmrg    if (info->cs) {							\
1404ad43ddacSmrg	radeon_cs_flush_indirect(pScrn);				\
1405ad43ddacSmrg    } else if (info->cp->CPInUse) {					\
1406209ff23fSmrg	RADEON_PURGE_CACHE();						\
1407209ff23fSmrg	RADEON_WAIT_UNTIL_IDLE();					\
1408209ff23fSmrg	RADEONCPReleaseIndirect(pScrn);					\
1409b7e1c893Smrg	info->cp->CPInUse = FALSE;				        \
1410209ff23fSmrg    }									\
1411209ff23fSmrg} while (0)
1412209ff23fSmrg
1413209ff23fSmrg#define RADEONCP_STOP(pScrn, info)					\
1414209ff23fSmrgdo {									\
1415209ff23fSmrg    int _ret;								\
1416b7e1c893Smrg    if (info->cp->CPStarted) {						\
1417209ff23fSmrg        _ret = RADEONCPStop(pScrn, info);				\
1418209ff23fSmrg        if (_ret) {							\
1419209ff23fSmrg	    xf86DrvMsg(pScrn->scrnIndex, X_ERROR,			\
1420209ff23fSmrg		   "%s: CP stop %d\n", __FUNCTION__, _ret);		\
1421209ff23fSmrg        }								\
1422b7e1c893Smrg        info->cp->CPStarted = FALSE;                                    \
1423b7e1c893Smrg    }									\
1424b7e1c893Smrg    if (info->ChipFamily < CHIP_FAMILY_R600)                            \
1425b7e1c893Smrg        RADEONEngineRestore(pScrn);					\
1426b7e1c893Smrg    info->cp->CPRuns = FALSE;						\
1427209ff23fSmrg} while (0)
1428209ff23fSmrg
1429209ff23fSmrg#define RADEONCP_RESET(pScrn, info)					\
1430209ff23fSmrgdo {									\
1431b7e1c893Smrg	int _ret = drmCommandNone(info->dri->drmFD, DRM_RADEON_CP_RESET);	\
1432209ff23fSmrg	if (_ret) {							\
1433209ff23fSmrg	    xf86DrvMsg(pScrn->scrnIndex, X_ERROR,			\
1434209ff23fSmrg		       "%s: CP reset %d\n", __FUNCTION__, _ret);	\
1435209ff23fSmrg	}								\
1436209ff23fSmrg} while (0)
1437209ff23fSmrg
1438209ff23fSmrg#define RADEONCP_REFRESH(pScrn, info)					\
1439209ff23fSmrgdo {									\
1440ad43ddacSmrg    if (!info->cp->CPInUse && !info->cs) {				\
1441b7e1c893Smrg	if (info->cp->needCacheFlush) {					\
1442209ff23fSmrg	    RADEON_PURGE_CACHE();					\
1443209ff23fSmrg	    RADEON_PURGE_ZCACHE();					\
1444b7e1c893Smrg	    info->cp->needCacheFlush = FALSE;				\
1445209ff23fSmrg	}								\
1446209ff23fSmrg	RADEON_WAIT_UNTIL_IDLE();					\
1447b7e1c893Smrg	info->cp->CPInUse = TRUE;					\
1448209ff23fSmrg    }									\
1449209ff23fSmrg} while (0)
1450209ff23fSmrg
1451209ff23fSmrg
1452209ff23fSmrg#define CP_PACKET0(reg, n)						\
1453209ff23fSmrg	(RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
1454209ff23fSmrg#define CP_PACKET1(reg0, reg1)						\
1455209ff23fSmrg	(RADEON_CP_PACKET1 | (((reg1) >> 2) << 11) | ((reg0) >> 2))
1456209ff23fSmrg#define CP_PACKET2()							\
1457209ff23fSmrg	(RADEON_CP_PACKET2)
1458209ff23fSmrg#define CP_PACKET3(pkt, n)						\
1459209ff23fSmrg	(RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
1460209ff23fSmrg
1461209ff23fSmrg
1462209ff23fSmrg#define RADEON_VERBOSE	0
1463209ff23fSmrg
1464209ff23fSmrg#define RING_LOCALS	uint32_t *__head = NULL; int __expected; int __count = 0
1465209ff23fSmrg
1466209ff23fSmrg#define BEGIN_RING(n) do {						\
1467209ff23fSmrg    if (RADEON_VERBOSE) {						\
1468209ff23fSmrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO,				\
1469209ff23fSmrg		   "BEGIN_RING(%d) in %s\n", (unsigned int)n, __FUNCTION__);\
1470209ff23fSmrg    }									\
1471ad43ddacSmrg    if (info->cs) { radeon_ddx_cs_start(pScrn, n, __FILE__, __func__, __LINE__); } else { \
1472ad43ddacSmrg      if (++info->cp->dma_begin_count != 1) {				\
1473209ff23fSmrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,				\
1474209ff23fSmrg		   "BEGIN_RING without end at %s:%d\n",			\
1475ad43ddacSmrg		   info->cp->dma_debug_func, info->cp->dma_debug_lineno); \
1476b7e1c893Smrg	info->cp->dma_begin_count = 1;					\
1477ad43ddacSmrg      }									\
1478ad43ddacSmrg      info->cp->dma_debug_func = __FILE__;				\
1479ad43ddacSmrg      info->cp->dma_debug_lineno = __LINE__;				\
1480ad43ddacSmrg      if (!info->cp->indirectBuffer) {					\
1481b7e1c893Smrg	info->cp->indirectBuffer = RADEONCPGetBuffer(pScrn);		\
1482b7e1c893Smrg	info->cp->indirectStart = 0;					\
1483ad43ddacSmrg      } else if (info->cp->indirectBuffer->used + (n) * (int)sizeof(uint32_t) >	\
1484ad43ddacSmrg		 info->cp->indirectBuffer->total) {		        \
1485209ff23fSmrg	RADEONCPFlushIndirect(pScrn, 1);				\
1486ad43ddacSmrg      }									\
1487ad43ddacSmrg      __expected = n;							\
1488ad43ddacSmrg      __head = (pointer)((char *)info->cp->indirectBuffer->address +	\
1489ad43ddacSmrg			 info->cp->indirectBuffer->used);		\
1490ad43ddacSmrg      __count = 0;							\
1491209ff23fSmrg    }									\
1492209ff23fSmrg} while (0)
1493209ff23fSmrg
1494209ff23fSmrg#define ADVANCE_RING() do {						\
1495ad43ddacSmrg    if (info->cs) radeon_cs_end(info->cs, __FILE__, __func__, __LINE__); else {		\
1496ad43ddacSmrg      if (info->cp->dma_begin_count-- != 1) {				\
1497209ff23fSmrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,				\
1498209ff23fSmrg		   "ADVANCE_RING without begin at %s:%d\n",		\
1499209ff23fSmrg		   __FILE__, __LINE__);					\
1500b7e1c893Smrg	info->cp->dma_begin_count = 0;					\
1501ad43ddacSmrg      }									\
1502ad43ddacSmrg      if (__count != __expected) {					\
1503209ff23fSmrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,				\
1504209ff23fSmrg		   "ADVANCE_RING count != expected (%d vs %d) at %s:%d\n", \
1505209ff23fSmrg		   __count, __expected, __FILE__, __LINE__);		\
1506ad43ddacSmrg      }									\
1507ad43ddacSmrg      if (RADEON_VERBOSE) {						\
1508209ff23fSmrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO,				\
1509209ff23fSmrg		   "ADVANCE_RING() start: %d used: %d count: %d\n",	\
1510b7e1c893Smrg		   info->cp->indirectStart,				\
1511b7e1c893Smrg		   info->cp->indirectBuffer->used,			\
1512209ff23fSmrg		   __count * (int)sizeof(uint32_t));			\
1513ad43ddacSmrg      }									\
1514ad43ddacSmrg      info->cp->indirectBuffer->used += __count * (int)sizeof(uint32_t); \
1515209ff23fSmrg    }									\
1516ad43ddacSmrg  } while (0)
1517209ff23fSmrg
1518209ff23fSmrg#define OUT_RING(x) do {						\
1519209ff23fSmrg    if (RADEON_VERBOSE) {						\
1520209ff23fSmrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO,				\
1521209ff23fSmrg		   "   OUT_RING(0x%08x)\n", (unsigned int)(x));		\
1522209ff23fSmrg    }									\
1523ad43ddacSmrg    if (info->cs) radeon_cs_write_dword(info->cs, (x)); else		\
1524209ff23fSmrg    __head[__count++] = (x);						\
1525209ff23fSmrg} while (0)
1526209ff23fSmrg
1527209ff23fSmrg#define OUT_RING_REG(reg, val)						\
1528209ff23fSmrgdo {									\
1529209ff23fSmrg    OUT_RING(CP_PACKET0(reg, 0));					\
1530209ff23fSmrg    OUT_RING(val);							\
1531209ff23fSmrg} while (0)
1532209ff23fSmrg
1533ad43ddacSmrg#define OUT_RING_RELOC(x, read_domains, write_domain)			\
1534ad43ddacSmrg  do {									\
1535ad43ddacSmrg	int _ret; \
1536ad43ddacSmrg    _ret = radeon_cs_write_reloc(info->cs, x, read_domains, write_domain, 0); \
1537ad43ddacSmrg	if (_ret) ErrorF("reloc emit failure %d\n", _ret); \
1538ad43ddacSmrg  } while(0)
1539ad43ddacSmrg
1540ad43ddacSmrg
1541209ff23fSmrg#define FLUSH_RING()							\
1542209ff23fSmrgdo {									\
1543209ff23fSmrg    if (RADEON_VERBOSE)							\
1544209ff23fSmrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO,				\
1545209ff23fSmrg		   "FLUSH_RING in %s\n", __FUNCTION__);			\
1546ad43ddacSmrg    if (info->cs)							\
1547ad43ddacSmrg	radeon_cs_flush_indirect(pScrn); 				\
1548ad43ddacSmrg    else if (info->cp->indirectBuffer)					\
1549209ff23fSmrg	RADEONCPFlushIndirect(pScrn, 0);				\
1550209ff23fSmrg} while (0)
1551209ff23fSmrg
1552209ff23fSmrg
1553209ff23fSmrg#define RADEON_WAIT_UNTIL_2D_IDLE()					\
1554209ff23fSmrgdo {									\
1555b7e1c893Smrg    if (info->ChipFamily < CHIP_FAMILY_R600) {                          \
1556b7e1c893Smrg	BEGIN_RING(2);                                                  \
1557b7e1c893Smrg	OUT_RING(CP_PACKET0(RADEON_WAIT_UNTIL, 0));                     \
1558b7e1c893Smrg	OUT_RING((RADEON_WAIT_2D_IDLECLEAN |                            \
1559b7e1c893Smrg		  RADEON_WAIT_HOST_IDLECLEAN));                         \
1560b7e1c893Smrg	ADVANCE_RING();                                                 \
1561b7e1c893Smrg    }                                                                   \
1562209ff23fSmrg} while (0)
1563209ff23fSmrg
1564209ff23fSmrg#define RADEON_WAIT_UNTIL_3D_IDLE()					\
1565209ff23fSmrgdo {									\
1566b7e1c893Smrg    if (info->ChipFamily < CHIP_FAMILY_R600) {				\
1567b7e1c893Smrg	BEGIN_RING(2);							\
1568b7e1c893Smrg	OUT_RING(CP_PACKET0(RADEON_WAIT_UNTIL, 0));                     \
1569b7e1c893Smrg	OUT_RING((RADEON_WAIT_3D_IDLECLEAN |                            \
1570b7e1c893Smrg		  RADEON_WAIT_HOST_IDLECLEAN));                         \
1571b7e1c893Smrg	ADVANCE_RING();							\
1572b7e1c893Smrg    }                                                                   \
1573209ff23fSmrg} while (0)
1574209ff23fSmrg
1575209ff23fSmrg#define RADEON_WAIT_UNTIL_IDLE()					\
1576209ff23fSmrgdo {									\
1577209ff23fSmrg    if (RADEON_VERBOSE) {						\
1578209ff23fSmrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO,				\
1579209ff23fSmrg		   "WAIT_UNTIL_IDLE() in %s\n", __FUNCTION__);		\
1580209ff23fSmrg    }									\
1581b7e1c893Smrg    if (info->ChipFamily < CHIP_FAMILY_R600) {                          \
1582b7e1c893Smrg	BEGIN_RING(2);							\
1583b7e1c893Smrg	OUT_RING(CP_PACKET0(RADEON_WAIT_UNTIL, 0));                     \
1584b7e1c893Smrg	OUT_RING((RADEON_WAIT_2D_IDLECLEAN |                            \
1585b7e1c893Smrg                  RADEON_WAIT_3D_IDLECLEAN |                            \
1586b7e1c893Smrg		  RADEON_WAIT_HOST_IDLECLEAN));                         \
1587b7e1c893Smrg	ADVANCE_RING();							\
1588b7e1c893Smrg    }                                                                   \
1589209ff23fSmrg} while (0)
1590209ff23fSmrg
1591209ff23fSmrg#define RADEON_PURGE_CACHE()						\
1592209ff23fSmrgdo {									\
1593b7e1c893Smrg    if (info->ChipFamily < CHIP_FAMILY_R600) {				\
1594b7e1c893Smrg	BEGIN_RING(2);							\
1595b7e1c893Smrg	if (info->ChipFamily <= CHIP_FAMILY_RV280) {			\
1596b7e1c893Smrg	    OUT_RING(CP_PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));	\
1597b7e1c893Smrg	    OUT_RING(RADEON_RB3D_DC_FLUSH_ALL);				\
1598b7e1c893Smrg	} else {							\
1599b7e1c893Smrg	    OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));	\
1600b7e1c893Smrg	    OUT_RING(R300_RB3D_DC_FLUSH_ALL);				\
1601b7e1c893Smrg	}								\
1602b7e1c893Smrg	ADVANCE_RING();							\
1603b7e1c893Smrg    }									\
1604209ff23fSmrg} while (0)
1605209ff23fSmrg
1606209ff23fSmrg#define RADEON_PURGE_ZCACHE()						\
1607209ff23fSmrgdo {									\
1608b7e1c893Smrg    if (info->ChipFamily < CHIP_FAMILY_R600) {                          \
1609b7e1c893Smrg	BEGIN_RING(2);                                                  \
1610b7e1c893Smrg	if (info->ChipFamily <= CHIP_FAMILY_RV280) {                    \
1611b7e1c893Smrg	    OUT_RING(CP_PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));        \
1612b7e1c893Smrg	    OUT_RING(RADEON_RB3D_ZC_FLUSH_ALL);                         \
1613b7e1c893Smrg	} else {                                                        \
1614b7e1c893Smrg	    OUT_RING(CP_PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));          \
1615b7e1c893Smrg	    OUT_RING(R300_ZC_FLUSH_ALL);                                \
1616b7e1c893Smrg	}                                                               \
1617b7e1c893Smrg	ADVANCE_RING();                                                 \
1618209ff23fSmrg    }                                                                   \
1619209ff23fSmrg} while (0)
1620209ff23fSmrg
1621209ff23fSmrg#endif /* XF86DRI */
1622209ff23fSmrg
1623b7e1c893Smrg#if defined(XF86DRI) && defined(USE_EXA)
1624ad43ddacSmrg
1625ad43ddacSmrg#ifdef XF86DRM_MODE
1626ad43ddacSmrg#define CS_FULL(cs) ((cs)->cdw > 15 * 1024)
1627ad43ddacSmrg#else
1628ad43ddacSmrg#define CS_FULL(cs) FALSE
1629ad43ddacSmrg#endif
1630ad43ddacSmrg
1631b7e1c893Smrg#define RADEON_SWITCH_TO_2D()						\
1632b7e1c893Smrgdo {									\
1633b7e1c893Smrg	uint32_t flush = 0;                                             \
1634b7e1c893Smrg	switch (info->accel_state->engineMode) {			\
1635b7e1c893Smrg	case EXA_ENGINEMODE_UNKNOWN:					\
1636b7e1c893Smrg	    flush = 1;                                                  \
1637ad43ddacSmrg	    break;							\
1638ad43ddacSmrg	case EXA_ENGINEMODE_3D:						\
1639ad43ddacSmrg	    flush = !info->cs || CS_FULL(info->cs);			\
1640ad43ddacSmrg	    break;							\
1641b7e1c893Smrg	case EXA_ENGINEMODE_2D:						\
1642ad43ddacSmrg	    flush = info->cs && CS_FULL(info->cs);			\
1643b7e1c893Smrg	    break;							\
1644b7e1c893Smrg	}								\
1645ad43ddacSmrg	if (flush) {							\
1646ad43ddacSmrg    	    if (info->cs)						\
1647ad43ddacSmrg	        radeon_cs_flush_indirect(pScrn);			\
1648ad43ddacSmrg            else if (info->directRenderingEnabled)                     	\
1649ad43ddacSmrg	        RADEONCPFlushIndirect(pScrn, 1);                        \
1650ad43ddacSmrg	}								\
1651b7e1c893Smrg        info->accel_state->engineMode = EXA_ENGINEMODE_2D;              \
1652b7e1c893Smrg} while (0);
1653b7e1c893Smrg
1654b7e1c893Smrg#define RADEON_SWITCH_TO_3D()						\
1655b7e1c893Smrgdo {									\
1656b7e1c893Smrg	uint32_t flush = 0;						\
1657b7e1c893Smrg	switch (info->accel_state->engineMode) {			\
1658b7e1c893Smrg	case EXA_ENGINEMODE_UNKNOWN:					\
1659b7e1c893Smrg	    flush = 1;                                                  \
1660ad43ddacSmrg	    break;							\
1661ad43ddacSmrg	case EXA_ENGINEMODE_2D:						\
1662ad43ddacSmrg	    flush = !info->cs || CS_FULL(info->cs);			\
1663ad43ddacSmrg	    break;							\
1664b7e1c893Smrg	case EXA_ENGINEMODE_3D:						\
1665ad43ddacSmrg	    flush = info->cs && CS_FULL(info->cs);			\
1666b7e1c893Smrg	    break;							\
1667b7e1c893Smrg	}								\
1668b7e1c893Smrg	if (flush) {							\
1669ad43ddacSmrg    	    if (info->cs)						\
1670ad43ddacSmrg	        radeon_cs_flush_indirect(pScrn);			\
1671ad43ddacSmrg	    else if (info->directRenderingEnabled)				\
1672b7e1c893Smrg	        RADEONCPFlushIndirect(pScrn, 1);                        \
1673b7e1c893Smrg	}                                                               \
1674ad43ddacSmrg	if (!info->accel_state->XInited3D)				\
1675ad43ddacSmrg	    RADEONInit3DEngine(pScrn);                                  \
1676b7e1c893Smrg        info->accel_state->engineMode = EXA_ENGINEMODE_3D;              \
1677b7e1c893Smrg} while (0);
1678b7e1c893Smrg#else
1679b7e1c893Smrg#define RADEON_SWITCH_TO_2D()
1680b7e1c893Smrg#define RADEON_SWITCH_TO_3D()
1681b7e1c893Smrg#endif
1682b7e1c893Smrg
1683209ff23fSmrgstatic __inline__ void RADEON_MARK_SYNC(RADEONInfoPtr info, ScrnInfoPtr pScrn)
1684209ff23fSmrg{
1685209ff23fSmrg#ifdef USE_EXA
1686209ff23fSmrg    if (info->useEXA)
1687209ff23fSmrg	exaMarkSync(pScrn->pScreen);
1688209ff23fSmrg#endif
1689209ff23fSmrg#ifdef USE_XAA
1690209ff23fSmrg    if (!info->useEXA)
1691b7e1c893Smrg	SET_SYNC_FLAG(info->accel_state->accel);
1692209ff23fSmrg#endif
1693209ff23fSmrg}
1694209ff23fSmrg
1695209ff23fSmrgstatic __inline__ void RADEON_SYNC(RADEONInfoPtr info, ScrnInfoPtr pScrn)
1696209ff23fSmrg{
1697209ff23fSmrg#ifdef USE_EXA
1698b7e1c893Smrg    if (info->useEXA && pScrn->pScreen)
1699209ff23fSmrg	exaWaitSync(pScrn->pScreen);
1700209ff23fSmrg#endif
1701209ff23fSmrg#ifdef USE_XAA
1702b7e1c893Smrg    if (!info->useEXA && info->accel_state->accel)
1703b7e1c893Smrg	info->accel_state->accel->Sync(pScrn);
1704209ff23fSmrg#endif
1705209ff23fSmrg}
1706209ff23fSmrg
1707209ff23fSmrgstatic __inline__ void radeon_init_timeout(struct timeval *endtime,
1708209ff23fSmrg    unsigned int timeout)
1709209ff23fSmrg{
1710209ff23fSmrg    gettimeofday(endtime, NULL);
1711209ff23fSmrg    endtime->tv_usec += timeout;
1712209ff23fSmrg    endtime->tv_sec += endtime->tv_usec / 1000000;
1713209ff23fSmrg    endtime->tv_usec %= 1000000;
1714209ff23fSmrg}
1715209ff23fSmrg
1716209ff23fSmrgstatic __inline__ int radeon_timedout(const struct timeval *endtime)
1717209ff23fSmrg{
1718209ff23fSmrg    struct timeval now;
1719209ff23fSmrg    gettimeofday(&now, NULL);
1720209ff23fSmrg    return now.tv_sec == endtime->tv_sec ?
1721209ff23fSmrg        now.tv_usec > endtime->tv_usec : now.tv_sec > endtime->tv_sec;
1722209ff23fSmrg}
1723209ff23fSmrg
1724ad43ddacSmrgenum {
1725ad43ddacSmrg    RADEON_CREATE_PIXMAP_TILING_MACRO = 0x10000000,
1726ad43ddacSmrg    RADEON_CREATE_PIXMAP_TILING_MICRO = 0x20000000,
1727ad43ddacSmrg};
1728ad43ddacSmrg
1729209ff23fSmrg#endif /* _RADEON_H_ */
1730