radeon.h revision ad43ddac
1209ff23fSmrg/* 2209ff23fSmrg * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and 3209ff23fSmrg * VA Linux Systems Inc., Fremont, California. 4209ff23fSmrg * 5209ff23fSmrg * All Rights Reserved. 6209ff23fSmrg * 7209ff23fSmrg * Permission is hereby granted, free of charge, to any person obtaining 8209ff23fSmrg * a copy of this software and associated documentation files (the 9209ff23fSmrg * "Software"), to deal in the Software without restriction, including 10209ff23fSmrg * without limitation on the rights to use, copy, modify, merge, 11209ff23fSmrg * publish, distribute, sublicense, and/or sell copies of the Software, 12209ff23fSmrg * and to permit persons to whom the Software is furnished to do so, 13209ff23fSmrg * subject to the following conditions: 14209ff23fSmrg * 15209ff23fSmrg * The above copyright notice and this permission notice (including the 16209ff23fSmrg * next paragraph) shall be included in all copies or substantial 17209ff23fSmrg * portions of the Software. 18209ff23fSmrg * 19209ff23fSmrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 20209ff23fSmrg * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21209ff23fSmrg * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 22209ff23fSmrg * NON-INFRINGEMENT. IN NO EVENT SHALL ATI, VA LINUX SYSTEMS AND/OR 23209ff23fSmrg * THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 24209ff23fSmrg * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 25209ff23fSmrg * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 26209ff23fSmrg * DEALINGS IN THE SOFTWARE. 27209ff23fSmrg */ 28209ff23fSmrg 29209ff23fSmrg/* 30209ff23fSmrg * Authors: 31209ff23fSmrg * Kevin E. Martin <martin@xfree86.org> 32209ff23fSmrg * Rickard E. Faith <faith@valinux.com> 33209ff23fSmrg * Alan Hourihane <alanh@fairlite.demon.co.uk> 34209ff23fSmrg * 35209ff23fSmrg */ 36209ff23fSmrg 37209ff23fSmrg#ifndef _RADEON_H_ 38209ff23fSmrg#define _RADEON_H_ 39209ff23fSmrg 40209ff23fSmrg#include <stdlib.h> /* For abs() */ 41209ff23fSmrg#include <unistd.h> /* For usleep() */ 42209ff23fSmrg#include <sys/time.h> /* For gettimeofday() */ 43209ff23fSmrg 44209ff23fSmrg#include "config.h" 45209ff23fSmrg#include "xf86str.h" 46209ff23fSmrg#include "compiler.h" 47209ff23fSmrg#include "xf86fbman.h" 48209ff23fSmrg 49209ff23fSmrg /* PCI support */ 50209ff23fSmrg#include "xf86Pci.h" 51209ff23fSmrg 52209ff23fSmrg#ifdef USE_EXA 53209ff23fSmrg#include "exa.h" 54209ff23fSmrg#endif 55209ff23fSmrg#ifdef USE_XAA 56209ff23fSmrg#include "xaa.h" 57209ff23fSmrg#endif 58209ff23fSmrg 59209ff23fSmrg /* Exa and Cursor Support */ 60209ff23fSmrg#include "vbe.h" 61209ff23fSmrg#include "xf86Cursor.h" 62209ff23fSmrg 63209ff23fSmrg /* DDC support */ 64209ff23fSmrg#include "xf86DDC.h" 65209ff23fSmrg 66209ff23fSmrg /* Xv support */ 67209ff23fSmrg#include "xf86xv.h" 68209ff23fSmrg 69209ff23fSmrg#include "radeon_probe.h" 70209ff23fSmrg#include "radeon_tv.h" 71209ff23fSmrg 72209ff23fSmrg /* DRI support */ 73209ff23fSmrg#ifdef XF86DRI 74209ff23fSmrg#define _XF86DRI_SERVER_ 75209ff23fSmrg#include "dri.h" 76209ff23fSmrg#include "GL/glxint.h" 77b7e1c893Smrg#include "xf86drm.h" 78ad43ddacSmrg#include "radeon_drm.h" 79b7e1c893Smrg 80209ff23fSmrg#ifdef DAMAGE 81209ff23fSmrg#include "damage.h" 82209ff23fSmrg#include "globals.h" 83209ff23fSmrg#endif 84209ff23fSmrg#endif 85209ff23fSmrg 86209ff23fSmrg#include "xf86Crtc.h" 87209ff23fSmrg#include "X11/Xatom.h" 88209ff23fSmrg 89ad43ddacSmrg#ifdef XF86DRM_MODE 90ad43ddacSmrg#include "radeon_bo.h" 91ad43ddacSmrg#include "radeon_cs.h" 92ad43ddacSmrg#include "radeon_dri2.h" 93ad43ddacSmrg#include "drmmode_display.h" 94ad43ddacSmrg#else 95ad43ddacSmrg#include "radeon_dummy_bufmgr.h" 96ad43ddacSmrg#endif 97ad43ddacSmrg 98209ff23fSmrg /* Render support */ 99209ff23fSmrg#ifdef RENDER 100209ff23fSmrg#include "picturestr.h" 101209ff23fSmrg#endif 102209ff23fSmrg 103ad43ddacSmrg#include "simple_list.h" 104209ff23fSmrg#include "atipcirename.h" 105209ff23fSmrg 106209ff23fSmrg#ifndef MAX 107209ff23fSmrg#define MAX(a,b) ((a)>(b)?(a):(b)) 108209ff23fSmrg#endif 109209ff23fSmrg#ifndef MIN 110209ff23fSmrg#define MIN(a,b) ((a)>(b)?(b):(a)) 111209ff23fSmrg#endif 112209ff23fSmrg 113b7e1c893Smrg#if HAVE_BYTESWAP_H 114b7e1c893Smrg#include <byteswap.h> 115b7e1c893Smrg#elif defined(USE_SYS_ENDIAN_H) 116b7e1c893Smrg#include <sys/endian.h> 117b7e1c893Smrg#else 118b7e1c893Smrg#define bswap_16(value) \ 119b7e1c893Smrg ((((value) & 0xff) << 8) | ((value) >> 8)) 120b7e1c893Smrg 121b7e1c893Smrg#define bswap_32(value) \ 122b7e1c893Smrg (((uint32_t)bswap_16((uint16_t)((value) & 0xffff)) << 16) | \ 123b7e1c893Smrg (uint32_t)bswap_16((uint16_t)((value) >> 16))) 124b7e1c893Smrg 125b7e1c893Smrg#define bswap_64(value) \ 126b7e1c893Smrg (((uint64_t)bswap_32((uint32_t)((value) & 0xffffffff)) \ 127b7e1c893Smrg << 32) | \ 128b7e1c893Smrg (uint64_t)bswap_32((uint32_t)((value) >> 32))) 129b7e1c893Smrg#endif 130b7e1c893Smrg 131b7e1c893Smrg#if X_BYTE_ORDER == X_BIG_ENDIAN 132b7e1c893Smrg#define le32_to_cpu(x) bswap_32(x) 133b7e1c893Smrg#define le16_to_cpu(x) bswap_16(x) 134b7e1c893Smrg#define cpu_to_le32(x) bswap_32(x) 135b7e1c893Smrg#define cpu_to_le16(x) bswap_16(x) 136b7e1c893Smrg#else 137b7e1c893Smrg#define le32_to_cpu(x) (x) 138b7e1c893Smrg#define le16_to_cpu(x) (x) 139b7e1c893Smrg#define cpu_to_le32(x) (x) 140b7e1c893Smrg#define cpu_to_le16(x) (x) 141b7e1c893Smrg#endif 142b7e1c893Smrg 143209ff23fSmrg/* Provide substitutes for gcc's __FUNCTION__ on other compilers */ 144209ff23fSmrg#if !defined(__GNUC__) && !defined(__FUNCTION__) 145209ff23fSmrg# define __FUNCTION__ __func__ /* C99 */ 146209ff23fSmrg#endif 147209ff23fSmrg 148209ff23fSmrg#ifndef HAVE_XF86MODEBANDWIDTH 149209ff23fSmrgextern unsigned int xf86ModeBandwidth(DisplayModePtr mode, int depth); 150209ff23fSmrg#define MODE_BANDWIDTH MODE_BAD 151209ff23fSmrg#endif 152209ff23fSmrg 153209ff23fSmrgtypedef enum { 154209ff23fSmrg OPTION_NOACCEL, 155209ff23fSmrg OPTION_SW_CURSOR, 156209ff23fSmrg OPTION_DAC_6BIT, 157209ff23fSmrg OPTION_DAC_8BIT, 158209ff23fSmrg#ifdef XF86DRI 159209ff23fSmrg OPTION_BUS_TYPE, 160209ff23fSmrg OPTION_CP_PIO, 161209ff23fSmrg OPTION_USEC_TIMEOUT, 162209ff23fSmrg OPTION_AGP_MODE, 163209ff23fSmrg OPTION_AGP_FW, 164209ff23fSmrg OPTION_GART_SIZE, 165209ff23fSmrg OPTION_GART_SIZE_OLD, 166209ff23fSmrg OPTION_RING_SIZE, 167209ff23fSmrg OPTION_BUFFER_SIZE, 168209ff23fSmrg OPTION_DEPTH_MOVE, 169209ff23fSmrg OPTION_PAGE_FLIP, 170209ff23fSmrg OPTION_NO_BACKBUFFER, 171209ff23fSmrg OPTION_XV_DMA, 172209ff23fSmrg OPTION_FBTEX_PERCENT, 173209ff23fSmrg OPTION_DEPTH_BITS, 174209ff23fSmrg OPTION_PCIAPER_SIZE, 175209ff23fSmrg#ifdef USE_EXA 176209ff23fSmrg OPTION_ACCEL_DFS, 177ad43ddacSmrg OPTION_EXA_PIXMAPS, 178209ff23fSmrg#endif 179209ff23fSmrg#endif 180209ff23fSmrg OPTION_IGNORE_EDID, 181ad43ddacSmrg OPTION_CUSTOM_EDID, 182209ff23fSmrg OPTION_DISP_PRIORITY, 183209ff23fSmrg OPTION_PANEL_SIZE, 184209ff23fSmrg OPTION_MIN_DOTCLOCK, 185209ff23fSmrg OPTION_COLOR_TILING, 186209ff23fSmrg#ifdef XvExtension 187209ff23fSmrg OPTION_VIDEO_KEY, 188209ff23fSmrg OPTION_RAGE_THEATRE_CRYSTAL, 189209ff23fSmrg OPTION_RAGE_THEATRE_TUNER_PORT, 190209ff23fSmrg OPTION_RAGE_THEATRE_COMPOSITE_PORT, 191209ff23fSmrg OPTION_RAGE_THEATRE_SVIDEO_PORT, 192209ff23fSmrg OPTION_TUNER_TYPE, 193209ff23fSmrg OPTION_RAGE_THEATRE_MICROC_PATH, 194209ff23fSmrg OPTION_RAGE_THEATRE_MICROC_TYPE, 195209ff23fSmrg OPTION_SCALER_WIDTH, 196209ff23fSmrg#endif 197209ff23fSmrg#ifdef RENDER 198209ff23fSmrg OPTION_RENDER_ACCEL, 199209ff23fSmrg OPTION_SUBPIXEL_ORDER, 200209ff23fSmrg#endif 201209ff23fSmrg OPTION_SHOWCACHE, 202ad43ddacSmrg OPTION_CLOCK_GATING, 203209ff23fSmrg OPTION_BIOS_HOTKEYS, 204209ff23fSmrg OPTION_VGA_ACCESS, 205209ff23fSmrg OPTION_REVERSE_DDC, 206209ff23fSmrg OPTION_LVDS_PROBE_PLL, 207209ff23fSmrg OPTION_ACCELMETHOD, 208209ff23fSmrg OPTION_CONNECTORTABLE, 209209ff23fSmrg OPTION_DRI, 210209ff23fSmrg OPTION_DEFAULT_CONNECTOR_TABLE, 211209ff23fSmrg#if defined(__powerpc__) 212209ff23fSmrg OPTION_MAC_MODEL, 213209ff23fSmrg#endif 214209ff23fSmrg OPTION_DEFAULT_TMDS_PLL, 215209ff23fSmrg OPTION_TVDAC_LOAD_DETECT, 216209ff23fSmrg OPTION_FORCE_TVOUT, 217209ff23fSmrg OPTION_TVSTD, 218209ff23fSmrg OPTION_IGNORE_LID_STATUS, 219209ff23fSmrg OPTION_DEFAULT_TVDAC_ADJ, 220b7e1c893Smrg OPTION_INT10, 221b7e1c893Smrg OPTION_EXA_VSYNC, 222b7e1c893Smrg OPTION_ATOM_TVOUT, 223ad43ddacSmrg OPTION_R4XX_ATOM, 224ad43ddacSmrg OPTION_FORCE_LOW_POWER, 225ad43ddacSmrg OPTION_DYNAMIC_PM, 226ad43ddacSmrg OPTION_NEW_PLL, 227ad43ddacSmrg OPTION_ZAPHOD_HEADS 228209ff23fSmrg} RADEONOpts; 229209ff23fSmrg 230209ff23fSmrg 231209ff23fSmrg#define RADEON_IDLE_RETRY 16 /* Fall out of idle loops after this count */ 232209ff23fSmrg#define RADEON_TIMEOUT 2000000 /* Fall out of wait loops after this count */ 233209ff23fSmrg 234209ff23fSmrg#define RADEON_VSYNC_TIMEOUT 20000 /* Maximum wait for VSYNC (in usecs) */ 235209ff23fSmrg 236209ff23fSmrg/* Buffer are aligned on 4096 byte boundaries */ 237ad43ddacSmrg#define RADEON_GPU_PAGE_SIZE 4096 238ad43ddacSmrg#define RADEON_BUFFER_ALIGN (RADEON_GPU_PAGE_SIZE - 1) 239209ff23fSmrg#define RADEON_VBIOS_SIZE 0x00010000 240209ff23fSmrg#define RADEON_USE_RMX 0x80000000 /* mode flag for using RMX 241209ff23fSmrg * Need to comfirm this is not used 242209ff23fSmrg * for something else. 243209ff23fSmrg */ 244209ff23fSmrg 245209ff23fSmrg#define xFixedToFloat(f) (((float) (f)) / 65536) 246209ff23fSmrg 247209ff23fSmrg#define RADEON_LOGLEVEL_DEBUG 4 248209ff23fSmrg 249209ff23fSmrg/* for Xv, outputs */ 250209ff23fSmrg#define MAKE_ATOM(a) MakeAtom(a, sizeof(a) - 1, TRUE) 251209ff23fSmrg 252209ff23fSmrg/* Other macros */ 253209ff23fSmrg#define RADEON_ARRAY_SIZE(x) (sizeof(x)/sizeof(x[0])) 254209ff23fSmrg#define RADEON_ALIGN(x,bytes) (((x) + ((bytes) - 1)) & ~((bytes) - 1)) 255209ff23fSmrg#define RADEONPTR(pScrn) ((RADEONInfoPtr)(pScrn)->driverPrivate) 256209ff23fSmrg 257209ff23fSmrgtypedef struct { 258209ff23fSmrg int revision; 259209ff23fSmrg uint16_t rr1_offset; 260209ff23fSmrg uint16_t rr2_offset; 261209ff23fSmrg uint16_t dyn_clk_offset; 262209ff23fSmrg uint16_t pll_offset; 263209ff23fSmrg uint16_t mem_config_offset; 264209ff23fSmrg uint16_t mem_reset_offset; 265209ff23fSmrg uint16_t short_mem_offset; 266209ff23fSmrg uint16_t rr3_offset; 267209ff23fSmrg uint16_t rr4_offset; 268209ff23fSmrg} RADEONBIOSInitTable; 269209ff23fSmrg 270209ff23fSmrg#define RADEON_PLL_USE_BIOS_DIVS (1 << 0) 271209ff23fSmrg#define RADEON_PLL_NO_ODD_POST_DIV (1 << 1) 272209ff23fSmrg#define RADEON_PLL_USE_REF_DIV (1 << 2) 273209ff23fSmrg#define RADEON_PLL_LEGACY (1 << 3) 274b7e1c893Smrg#define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4) 275b7e1c893Smrg#define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5) 276b7e1c893Smrg#define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6) 277b7e1c893Smrg#define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7) 278b7e1c893Smrg#define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8) 279b7e1c893Smrg#define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9) 280ad43ddacSmrg#define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10) 281ad43ddacSmrg#define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11) 282ad43ddacSmrg#define RADEON_PLL_USE_POST_DIV (1 << 12) 283209ff23fSmrg 284209ff23fSmrgtypedef struct { 285ad43ddacSmrg uint32_t reference_freq; 286ad43ddacSmrg uint32_t reference_div; 287ad43ddacSmrg uint32_t post_div; 288209ff23fSmrg uint32_t pll_in_min; 289209ff23fSmrg uint32_t pll_in_max; 290209ff23fSmrg uint32_t pll_out_min; 291209ff23fSmrg uint32_t pll_out_max; 292209ff23fSmrg uint16_t xclk; 293209ff23fSmrg 294209ff23fSmrg uint32_t min_ref_div; 295209ff23fSmrg uint32_t max_ref_div; 296209ff23fSmrg uint32_t min_post_div; 297209ff23fSmrg uint32_t max_post_div; 298209ff23fSmrg uint32_t min_feedback_div; 299209ff23fSmrg uint32_t max_feedback_div; 300ad43ddacSmrg uint32_t min_frac_feedback_div; 301ad43ddacSmrg uint32_t max_frac_feedback_div; 302209ff23fSmrg uint32_t best_vco; 303209ff23fSmrg} RADEONPLLRec, *RADEONPLLPtr; 304209ff23fSmrg 305209ff23fSmrgtypedef struct { 306209ff23fSmrg int bitsPerPixel; 307209ff23fSmrg int depth; 308209ff23fSmrg int displayWidth; 309209ff23fSmrg int displayHeight; 310209ff23fSmrg int pixel_code; 311209ff23fSmrg int pixel_bytes; 312209ff23fSmrg DisplayModePtr mode; 313209ff23fSmrg} RADEONFBLayout; 314209ff23fSmrg 315209ff23fSmrgtypedef enum { 316209ff23fSmrg CHIP_FAMILY_UNKNOW, 317209ff23fSmrg CHIP_FAMILY_LEGACY, 318209ff23fSmrg CHIP_FAMILY_RADEON, 319209ff23fSmrg CHIP_FAMILY_RV100, 320209ff23fSmrg CHIP_FAMILY_RS100, /* U1 (IGP320M) or A3 (IGP320)*/ 321209ff23fSmrg CHIP_FAMILY_RV200, 322209ff23fSmrg CHIP_FAMILY_RS200, /* U2 (IGP330M/340M/350M) or A4 (IGP330/340/345/350), RS250 (IGP 7000) */ 323209ff23fSmrg CHIP_FAMILY_R200, 324209ff23fSmrg CHIP_FAMILY_RV250, 325209ff23fSmrg CHIP_FAMILY_RS300, /* RS300/RS350 */ 326209ff23fSmrg CHIP_FAMILY_RV280, 327209ff23fSmrg CHIP_FAMILY_R300, 328209ff23fSmrg CHIP_FAMILY_R350, 329209ff23fSmrg CHIP_FAMILY_RV350, 330209ff23fSmrg CHIP_FAMILY_RV380, /* RV370/RV380/M22/M24 */ 331209ff23fSmrg CHIP_FAMILY_R420, /* R420/R423/M18 */ 332209ff23fSmrg CHIP_FAMILY_RV410, /* RV410, M26 */ 333209ff23fSmrg CHIP_FAMILY_RS400, /* xpress 200, 200m (RS400) Intel */ 334209ff23fSmrg CHIP_FAMILY_RS480, /* xpress 200, 200m (RS410/480/482/485) AMD */ 335209ff23fSmrg CHIP_FAMILY_RV515, /* rv515 */ 336209ff23fSmrg CHIP_FAMILY_R520, /* r520 */ 337209ff23fSmrg CHIP_FAMILY_RV530, /* rv530 */ 338209ff23fSmrg CHIP_FAMILY_R580, /* r580 */ 339209ff23fSmrg CHIP_FAMILY_RV560, /* rv560 */ 340209ff23fSmrg CHIP_FAMILY_RV570, /* rv570 */ 341209ff23fSmrg CHIP_FAMILY_RS600, 342209ff23fSmrg CHIP_FAMILY_RS690, 343209ff23fSmrg CHIP_FAMILY_RS740, 344209ff23fSmrg CHIP_FAMILY_R600, /* r600 */ 345209ff23fSmrg CHIP_FAMILY_RV610, 346209ff23fSmrg CHIP_FAMILY_RV630, 347209ff23fSmrg CHIP_FAMILY_RV670, 348209ff23fSmrg CHIP_FAMILY_RV620, 349209ff23fSmrg CHIP_FAMILY_RV635, 350209ff23fSmrg CHIP_FAMILY_RS780, 351b7e1c893Smrg CHIP_FAMILY_RS880, 352ad43ddacSmrg CHIP_FAMILY_RV770, /* r700 */ 353b7e1c893Smrg CHIP_FAMILY_RV730, 354b7e1c893Smrg CHIP_FAMILY_RV710, 355c503f109Smrg CHIP_FAMILY_RV740, 356ad43ddacSmrg CHIP_FAMILY_CEDAR, /* evergreen */ 357ad43ddacSmrg CHIP_FAMILY_REDWOOD, 358ad43ddacSmrg CHIP_FAMILY_JUNIPER, 359ad43ddacSmrg CHIP_FAMILY_CYPRESS, 360ad43ddacSmrg CHIP_FAMILY_HEMLOCK, 361209ff23fSmrg CHIP_FAMILY_LAST 362209ff23fSmrg} RADEONChipFamily; 363209ff23fSmrg 364209ff23fSmrg#define IS_RV100_VARIANT ((info->ChipFamily == CHIP_FAMILY_RV100) || \ 365209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV200) || \ 366209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS100) || \ 367209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS200) || \ 368209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV250) || \ 369209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV280) || \ 370209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS300)) 371209ff23fSmrg 372209ff23fSmrg 373209ff23fSmrg#define IS_R300_VARIANT ((info->ChipFamily == CHIP_FAMILY_R300) || \ 374209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV350) || \ 375209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_R350) || \ 376209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV380) || \ 377209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_R420) || \ 378209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV410) || \ 379209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS400) || \ 380209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS480)) 381209ff23fSmrg 382209ff23fSmrg#define IS_AVIVO_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV515)) 383209ff23fSmrg 384209ff23fSmrg#define IS_DCE3_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV620)) 385209ff23fSmrg 386b7e1c893Smrg#define IS_DCE32_VARIANT ((info->ChipFamily >= CHIP_FAMILY_RV730)) 387b7e1c893Smrg 388ad43ddacSmrg#define IS_DCE4_VARIANT ((info->ChipFamily >= CHIP_FAMILY_CEDAR)) 389ad43ddacSmrg 390b7e1c893Smrg#define IS_R600_3D (info->ChipFamily >= CHIP_FAMILY_R600) 391b7e1c893Smrg 392209ff23fSmrg#define IS_R500_3D ((info->ChipFamily == CHIP_FAMILY_RV515) || \ 393209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_R520) || \ 394209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV530) || \ 395209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_R580) || \ 396209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV560) || \ 397209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV570)) 398209ff23fSmrg 399ad43ddacSmrg#define IS_R400_3D ((info->ChipFamily == CHIP_FAMILY_R420) || \ 400ad43ddacSmrg (info->ChipFamily == CHIP_FAMILY_RV410) || \ 401ad43ddacSmrg (info->ChipFamily == CHIP_FAMILY_RS690) || \ 402ad43ddacSmrg (info->ChipFamily == CHIP_FAMILY_RS600) || \ 403ad43ddacSmrg (info->ChipFamily == CHIP_FAMILY_RS740)) 404ad43ddacSmrg 405209ff23fSmrg#define IS_R300_3D ((info->ChipFamily == CHIP_FAMILY_R300) || \ 406209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV350) || \ 407209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_R350) || \ 408209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV380) || \ 409209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_R420) || \ 410209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RV410) || \ 411209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS690) || \ 412209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS600) || \ 413209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS740) || \ 414209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS400) || \ 415209ff23fSmrg (info->ChipFamily == CHIP_FAMILY_RS480)) 416209ff23fSmrg 417ad43ddacSmrg#define IS_R200_3D ((info->ChipFamily == CHIP_FAMILY_RV250) || \ 418ad43ddacSmrg (info->ChipFamily == CHIP_FAMILY_RV280) || \ 419ad43ddacSmrg (info->ChipFamily == CHIP_FAMILY_RS300) || \ 420ad43ddacSmrg (info->ChipFamily == CHIP_FAMILY_R200)) 421ad43ddacSmrg 422209ff23fSmrg/* 423209ff23fSmrg * Errata workarounds 424209ff23fSmrg */ 425209ff23fSmrgtypedef enum { 426209ff23fSmrg CHIP_ERRATA_R300_CG = 0x00000001, 427209ff23fSmrg CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002, 428209ff23fSmrg CHIP_ERRATA_PLL_DELAY = 0x00000004 429209ff23fSmrg} RADEONErrata; 430209ff23fSmrg 431209ff23fSmrgtypedef enum { 432209ff23fSmrg RADEON_DVOCHIP_NONE, 433209ff23fSmrg RADEON_SIL_164, 434209ff23fSmrg RADEON_SIL_1178 435209ff23fSmrg} RADEONExtTMDSChip; 436209ff23fSmrg 437209ff23fSmrg#if defined(__powerpc__) 438209ff23fSmrgtypedef enum { 439209ff23fSmrg RADEON_MAC_NONE, 440209ff23fSmrg RADEON_MAC_IBOOK, 441209ff23fSmrg RADEON_MAC_POWERBOOK_EXTERNAL, 442209ff23fSmrg RADEON_MAC_POWERBOOK_INTERNAL, 443209ff23fSmrg RADEON_MAC_POWERBOOK_VGA, 444209ff23fSmrg RADEON_MAC_MINI_EXTERNAL, 445209ff23fSmrg RADEON_MAC_MINI_INTERNAL, 446b7e1c893Smrg RADEON_MAC_IMAC_G5_ISIGHT, 447b7e1c893Smrg RADEON_MAC_EMAC 448209ff23fSmrg} RADEONMacModel; 449209ff23fSmrg#endif 450209ff23fSmrg 451209ff23fSmrgtypedef enum { 452209ff23fSmrg CARD_PCI, 453209ff23fSmrg CARD_AGP, 454209ff23fSmrg CARD_PCIE 455209ff23fSmrg} RADEONCardType; 456209ff23fSmrg 457ad43ddacSmrgtypedef enum { 458ad43ddacSmrg POWER_DEFAULT, 459ad43ddacSmrg POWER_LOW, 460ad43ddacSmrg POWER_HIGH 461ad43ddacSmrg} RADEONPMType; 462ad43ddacSmrg 463ad43ddacSmrgtypedef struct { 464ad43ddacSmrg RADEONPMType type; 465ad43ddacSmrg uint32_t sclk; 466ad43ddacSmrg uint32_t mclk; 467ad43ddacSmrg uint32_t pcie_lanes; 468ad43ddacSmrg uint32_t flags; 469ad43ddacSmrg} RADEONPowerMode; 470ad43ddacSmrg 471ad43ddacSmrgtypedef struct { 472ad43ddacSmrg /* power modes */ 473ad43ddacSmrg int num_modes; 474ad43ddacSmrg int current_mode; 475ad43ddacSmrg RADEONPowerMode mode[3]; 476ad43ddacSmrg 477ad43ddacSmrg Bool clock_gating_enabled; 478ad43ddacSmrg Bool dynamic_mode_enabled; 479ad43ddacSmrg Bool force_low_power_enabled; 480ad43ddacSmrg} RADEONPowerManagement; 481ad43ddacSmrg 482209ff23fSmrgtypedef struct _atomBiosHandle *atomBiosHandlePtr; 483209ff23fSmrg 484ad43ddacSmrgstruct radeon_exa_pixmap_priv { 485ad43ddacSmrg struct radeon_bo *bo; 486ad43ddacSmrg int flags; 487ad43ddacSmrg Bool bo_mapped; 488ad43ddacSmrg}; 489ad43ddacSmrg 490209ff23fSmrgtypedef struct { 491209ff23fSmrg uint32_t pci_device_id; 492209ff23fSmrg RADEONChipFamily chip_family; 493209ff23fSmrg int mobility; 494209ff23fSmrg int igp; 495209ff23fSmrg int nocrtc2; 496209ff23fSmrg int nointtvout; 497209ff23fSmrg int singledac; 498209ff23fSmrg} RADEONCardInfo; 499209ff23fSmrg 500ad43ddacSmrg#define RADEON_2D_EXA_COPY 1 501ad43ddacSmrg#define RADEON_2D_EXA_SOLID 2 502ad43ddacSmrg 503ad43ddacSmrgstruct radeon_2d_state { 504ad43ddacSmrg int op; // 505ad43ddacSmrg uint32_t dst_pitch_offset; 506ad43ddacSmrg uint32_t src_pitch_offset; 507ad43ddacSmrg uint32_t dp_gui_master_cntl; 508ad43ddacSmrg uint32_t dp_cntl; 509ad43ddacSmrg uint32_t dp_write_mask; 510ad43ddacSmrg uint32_t dp_brush_frgd_clr; 511ad43ddacSmrg uint32_t dp_brush_bkgd_clr; 512ad43ddacSmrg uint32_t dp_src_frgd_clr; 513ad43ddacSmrg uint32_t dp_src_bkgd_clr; 514ad43ddacSmrg uint32_t default_sc_bottom_right; 515ad43ddacSmrg struct radeon_bo *dst_bo; 516ad43ddacSmrg struct radeon_bo *src_bo; 517ad43ddacSmrg}; 518ad43ddacSmrg 519209ff23fSmrg#ifdef XF86DRI 520b7e1c893Smrgstruct radeon_cp { 521b7e1c893Smrg Bool CPRuns; /* CP is running */ 522b7e1c893Smrg Bool CPInUse; /* CP has been used by X server */ 523b7e1c893Smrg Bool CPStarted; /* CP has started */ 524b7e1c893Smrg int CPMode; /* CP mode that server/clients use */ 525b7e1c893Smrg int CPFifoSize; /* Size of the CP command FIFO */ 526b7e1c893Smrg int CPusecTimeout; /* CP timeout in usecs */ 527b7e1c893Smrg Bool needCacheFlush; 528209ff23fSmrg 529b7e1c893Smrg /* CP accleration */ 530b7e1c893Smrg drmBufPtr indirectBuffer; 531b7e1c893Smrg int indirectStart; 532209ff23fSmrg 533b7e1c893Smrg /* Debugging info for BEGIN_RING/ADVANCE_RING pairs. */ 534b7e1c893Smrg int dma_begin_count; 535b7e1c893Smrg char *dma_debug_func; 536b7e1c893Smrg int dma_debug_lineno; 537209ff23fSmrg 538b7e1c893Smrg }; 539209ff23fSmrg 540b7e1c893Smrgtypedef struct { 541b7e1c893Smrg /* Nothing here yet */ 542b7e1c893Smrg int dummy; 543b7e1c893Smrg} RADEONConfigPrivRec, *RADEONConfigPrivPtr; 544209ff23fSmrg 545b7e1c893Smrgtypedef struct { 546b7e1c893Smrg#ifdef PER_CONTEXT_SAREA 547b7e1c893Smrg drm_context_t ctx_id; 548b7e1c893Smrg drm_handle_t sarea_handle; 549b7e1c893Smrg#else 550b7e1c893Smrg /* Nothing here yet */ 551b7e1c893Smrg int dummy; 552209ff23fSmrg#endif 553b7e1c893Smrg} RADEONDRIContextRec, *RADEONDRIContextPtr; 554209ff23fSmrg 555b7e1c893Smrgstruct radeon_dri { 556b7e1c893Smrg Bool noBackBuffer; 557209ff23fSmrg 558209ff23fSmrg Bool newMemoryMap; 559209ff23fSmrg drmVersionPtr pLibDRMVersion; 560209ff23fSmrg drmVersionPtr pKernelDRMVersion; 561209ff23fSmrg DRIInfoPtr pDRIInfo; 562209ff23fSmrg int drmFD; 563209ff23fSmrg int numVisualConfigs; 564209ff23fSmrg __GLXvisualConfig *pVisualConfigs; 565209ff23fSmrg RADEONConfigPrivPtr pVisualConfigsPriv; 566209ff23fSmrg Bool (*DRICloseScreen)(int, ScreenPtr); 567209ff23fSmrg 568209ff23fSmrg drm_handle_t fbHandle; 569209ff23fSmrg 570209ff23fSmrg drmSize registerSize; 571209ff23fSmrg drm_handle_t registerHandle; 572209ff23fSmrg 573209ff23fSmrg drmSize pciSize; 574209ff23fSmrg drm_handle_t pciMemHandle; 575209ff23fSmrg unsigned char *PCI; /* Map */ 576209ff23fSmrg 577209ff23fSmrg Bool depthMoves; /* Enable depth moves -- slow! */ 578209ff23fSmrg Bool allowPageFlip; /* Enable 3d page flipping */ 579209ff23fSmrg#ifdef DAMAGE 580209ff23fSmrg DamagePtr pDamage; 581209ff23fSmrg RegionRec driRegion; 582209ff23fSmrg#endif 583209ff23fSmrg Bool have3DWindows; /* Are there any 3d clients? */ 584209ff23fSmrg 585209ff23fSmrg int pciAperSize; 586209ff23fSmrg drmSize gartSize; 587209ff23fSmrg drm_handle_t agpMemHandle; /* Handle from drmAgpAlloc */ 588209ff23fSmrg unsigned long gartOffset; 589209ff23fSmrg unsigned char *AGP; /* Map */ 590209ff23fSmrg int agpMode; 591209ff23fSmrg 592209ff23fSmrg uint32_t pciCommand; 593209ff23fSmrg 594b7e1c893Smrg /* CP ring buffer data */ 595209ff23fSmrg unsigned long ringStart; /* Offset into GART space */ 596209ff23fSmrg drm_handle_t ringHandle; /* Handle from drmAddMap */ 597209ff23fSmrg drmSize ringMapSize; /* Size of map */ 598209ff23fSmrg int ringSize; /* Size of ring (in MB) */ 599209ff23fSmrg drmAddress ring; /* Map */ 600209ff23fSmrg int ringSizeLog2QW; 601209ff23fSmrg 602209ff23fSmrg unsigned long ringReadOffset; /* Offset into GART space */ 603209ff23fSmrg drm_handle_t ringReadPtrHandle; /* Handle from drmAddMap */ 604209ff23fSmrg drmSize ringReadMapSize; /* Size of map */ 605209ff23fSmrg drmAddress ringReadPtr; /* Map */ 606209ff23fSmrg 607b7e1c893Smrg /* CP vertex/indirect buffer data */ 608209ff23fSmrg unsigned long bufStart; /* Offset into GART space */ 609209ff23fSmrg drm_handle_t bufHandle; /* Handle from drmAddMap */ 610209ff23fSmrg drmSize bufMapSize; /* Size of map */ 611209ff23fSmrg int bufSize; /* Size of buffers (in MB) */ 612209ff23fSmrg drmAddress buf; /* Map */ 613209ff23fSmrg int bufNumBufs; /* Number of buffers */ 614209ff23fSmrg drmBufMapPtr buffers; /* Buffer map */ 615209ff23fSmrg 616b7e1c893Smrg /* CP GART Texture data */ 617209ff23fSmrg unsigned long gartTexStart; /* Offset into GART space */ 618209ff23fSmrg drm_handle_t gartTexHandle; /* Handle from drmAddMap */ 619209ff23fSmrg drmSize gartTexMapSize; /* Size of map */ 620209ff23fSmrg int gartTexSize; /* Size of GART tex space (in MB) */ 621209ff23fSmrg drmAddress gartTex; /* Map */ 622209ff23fSmrg int log2GARTTexGran; 623209ff23fSmrg 624b7e1c893Smrg /* DRI screen private data */ 625209ff23fSmrg int fbX; 626209ff23fSmrg int fbY; 627209ff23fSmrg int backX; 628209ff23fSmrg int backY; 629209ff23fSmrg int depthX; 630209ff23fSmrg int depthY; 631209ff23fSmrg 632209ff23fSmrg int frontOffset; 633209ff23fSmrg int frontPitch; 634209ff23fSmrg int backOffset; 635209ff23fSmrg int backPitch; 636209ff23fSmrg int depthOffset; 637209ff23fSmrg int depthPitch; 638209ff23fSmrg int depthBits; 639209ff23fSmrg int textureOffset; 640209ff23fSmrg int textureSize; 641209ff23fSmrg int log2TexGran; 642209ff23fSmrg 643209ff23fSmrg int pciGartSize; 644209ff23fSmrg uint32_t pciGartOffset; 645209ff23fSmrg void *pciGartBackup; 646b7e1c893Smrg 647b7e1c893Smrg int irq; 648b7e1c893Smrg 649b7e1c893Smrg#ifdef PER_CONTEXT_SAREA 650b7e1c893Smrg int perctx_sarea_size; 651b7e1c893Smrg#endif 652b7e1c893Smrg 653209ff23fSmrg#ifdef USE_XAA 654209ff23fSmrg uint32_t frontPitchOffset; 655209ff23fSmrg uint32_t backPitchOffset; 656209ff23fSmrg uint32_t depthPitchOffset; 657209ff23fSmrg 658b7e1c893Smrg /* offscreen memory management */ 659209ff23fSmrg int backLines; 660209ff23fSmrg FBAreaPtr backArea; 661209ff23fSmrg int depthTexLines; 662209ff23fSmrg FBAreaPtr depthTexArea; 663209ff23fSmrg#endif 664209ff23fSmrg 665b7e1c893Smrg}; 666b7e1c893Smrg#endif 667209ff23fSmrg 668ad43ddacSmrg#define DMA_BO_FREE_TIME 1000 669ad43ddacSmrg 670ad43ddacSmrgstruct radeon_dma_bo { 671ad43ddacSmrg struct radeon_dma_bo *next, *prev; 672ad43ddacSmrg struct radeon_bo *bo; 673ad43ddacSmrg int expire_counter; 674ad43ddacSmrg}; 675ad43ddacSmrg 676ad43ddacSmrgstruct r600_accel_object { 677ad43ddacSmrg uint32_t pitch; 678ad43ddacSmrg uint32_t width; 679ad43ddacSmrg uint32_t height; 680ad43ddacSmrg uint32_t offset; 681ad43ddacSmrg int bpp; 682ad43ddacSmrg uint32_t domain; 683ad43ddacSmrg struct radeon_bo *bo; 684ad43ddacSmrg}; 685ad43ddacSmrg 686b7e1c893Smrgstruct radeon_accel_state { 687b7e1c893Smrg /* common accel data */ 688b7e1c893Smrg int fifo_slots; /* Free slots in the FIFO (64 max) */ 689b7e1c893Smrg /* Computed values for Radeon */ 690b7e1c893Smrg uint32_t dp_gui_master_cntl; 691b7e1c893Smrg uint32_t dp_gui_master_cntl_clip; 692b7e1c893Smrg uint32_t trans_color; 693b7e1c893Smrg /* Saved values for ScreenToScreenCopy */ 694b7e1c893Smrg int xdir; 695b7e1c893Smrg int ydir; 696b7e1c893Smrg uint32_t dst_pitch_offset; 697209ff23fSmrg 698b7e1c893Smrg /* render accel */ 699b7e1c893Smrg unsigned short texW[2]; 700b7e1c893Smrg unsigned short texH[2]; 701b7e1c893Smrg Bool XInited3D; /* X itself has the 3D context */ 702b7e1c893Smrg int num_gb_pipes; 703b7e1c893Smrg Bool has_tcl; 704209ff23fSmrg 705b7e1c893Smrg#ifdef USE_EXA 706b7e1c893Smrg /* EXA */ 707b7e1c893Smrg ExaDriverPtr exa; 708b7e1c893Smrg int exaSyncMarker; 709b7e1c893Smrg int exaMarkerSynced; 710b7e1c893Smrg int engineMode; 711b7e1c893Smrg#define EXA_ENGINEMODE_UNKNOWN 0 712b7e1c893Smrg#define EXA_ENGINEMODE_2D 1 713b7e1c893Smrg#define EXA_ENGINEMODE_3D 2 714209ff23fSmrg 715ad43ddacSmrg int composite_op; 716ad43ddacSmrg PicturePtr dst_pic; 717ad43ddacSmrg PicturePtr msk_pic; 718ad43ddacSmrg PicturePtr src_pic; 719ad43ddacSmrg PixmapPtr dst_pix; 720ad43ddacSmrg PixmapPtr msk_pix; 721ad43ddacSmrg PixmapPtr src_pix; 722b7e1c893Smrg Bool is_transform[2]; 723b7e1c893Smrg PictTransform *transform[2]; 724b7e1c893Smrg /* Whether we are tiling horizontally and vertically */ 725b7e1c893Smrg Bool need_src_tile_x; 726b7e1c893Smrg Bool need_src_tile_y; 727b7e1c893Smrg /* Size of tiles ... set to 65536x65536 if not tiling in that direction */ 728b7e1c893Smrg Bool src_tile_width; 729b7e1c893Smrg Bool src_tile_height; 730ad43ddacSmrg uint32_t *draw_header; 731ad43ddacSmrg unsigned vtx_count; 732ad43ddacSmrg unsigned num_vtx; 733b7e1c893Smrg 734b7e1c893Smrg Bool vsync; 735b7e1c893Smrg 736b7e1c893Smrg drmBufPtr ib; 737ad43ddacSmrg int vb_offset; 738ad43ddacSmrg uint64_t vb_mc_addr; 739ad43ddacSmrg int vb_total; 740ad43ddacSmrg void *vb_ptr; 741ad43ddacSmrg uint32_t vb_size; 742ad43ddacSmrg uint32_t vb_op_vert_size; 743ad43ddacSmrg int32_t vb_start_op; 744ad43ddacSmrg /* where to discard IB from if we cancel operation */ 745ad43ddacSmrg uint32_t ib_reset_op; 746ad43ddacSmrg struct radeon_bo *vb_bo; 747ad43ddacSmrg#ifdef XF86DRM_MODE 748ad43ddacSmrg struct radeon_dma_bo bo_free; 749ad43ddacSmrg struct radeon_dma_bo bo_wait; 750ad43ddacSmrg struct radeon_dma_bo bo_reserved; 751ad43ddacSmrg Bool use_vbos; 752ad43ddacSmrg#endif 753b7e1c893Smrg 754b7e1c893Smrg // shader storage 755b7e1c893Smrg ExaOffscreenArea *shaders; 756ad43ddacSmrg struct radeon_bo *shaders_bo; 757b7e1c893Smrg uint32_t solid_vs_offset; 758b7e1c893Smrg uint32_t solid_ps_offset; 759b7e1c893Smrg uint32_t copy_vs_offset; 760b7e1c893Smrg uint32_t copy_ps_offset; 761b7e1c893Smrg uint32_t comp_vs_offset; 762b7e1c893Smrg uint32_t comp_ps_offset; 763b7e1c893Smrg uint32_t comp_mask_ps_offset; 764b7e1c893Smrg uint32_t xv_vs_offset; 765b7e1c893Smrg uint32_t xv_ps_offset; 766b7e1c893Smrg 767b7e1c893Smrg //size/addr stuff 768ad43ddacSmrg struct r600_accel_object src_obj[2]; 769ad43ddacSmrg struct r600_accel_object dst_obj; 770b7e1c893Smrg uint32_t src_size[2]; 771b7e1c893Smrg uint32_t dst_size; 772ad43ddacSmrg 773b7e1c893Smrg uint32_t vs_size; 774b7e1c893Smrg uint64_t vs_mc_addr; 775b7e1c893Smrg uint32_t ps_size; 776b7e1c893Smrg uint64_t ps_mc_addr; 777b7e1c893Smrg 778b7e1c893Smrg // UTS/DFS 779b7e1c893Smrg drmBufPtr scratch; 780b7e1c893Smrg 781b7e1c893Smrg // copy 782b7e1c893Smrg ExaOffscreenArea *copy_area; 783ad43ddacSmrg struct radeon_bo *copy_area_bo; 784b7e1c893Smrg Bool same_surface; 785b7e1c893Smrg int rop; 786b7e1c893Smrg uint32_t planemask; 787b7e1c893Smrg 788b7e1c893Smrg // composite 789b7e1c893Smrg Bool component_alpha; 790b7e1c893Smrg Bool src_alpha; 791ad43ddacSmrg // vline 792ad43ddacSmrg xf86CrtcPtr vline_crtc; 793ad43ddacSmrg int vline_y1; 794ad43ddacSmrg int vline_y2; 795b7e1c893Smrg#endif 796209ff23fSmrg 797b7e1c893Smrg#ifdef USE_XAA 798b7e1c893Smrg /* XAA */ 799b7e1c893Smrg XAAInfoRecPtr accel; 800b7e1c893Smrg /* ScanlineScreenToScreenColorExpand support */ 801b7e1c893Smrg unsigned char *scratch_buffer[1]; 802b7e1c893Smrg unsigned char *scratch_save; 803b7e1c893Smrg int scanline_x; 804b7e1c893Smrg int scanline_y; 805b7e1c893Smrg int scanline_w; 806b7e1c893Smrg int scanline_h; 807b7e1c893Smrg int scanline_h_w; 808b7e1c893Smrg int scanline_words; 809b7e1c893Smrg int scanline_direct; 810b7e1c893Smrg int scanline_bpp; /* Only used for ImageWrite */ 811b7e1c893Smrg int scanline_fg; 812b7e1c893Smrg int scanline_bg; 813b7e1c893Smrg int scanline_hpass; 814b7e1c893Smrg int scanline_x1clip; 815b7e1c893Smrg int scanline_x2clip; 816b7e1c893Smrg /* Saved values for DashedTwoPointLine */ 817b7e1c893Smrg int dashLen; 818b7e1c893Smrg uint32_t dashPattern; 819b7e1c893Smrg int dash_fg; 820b7e1c893Smrg int dash_bg; 821b7e1c893Smrg 822b7e1c893Smrg FBLinearPtr RenderTex; 823b7e1c893Smrg void (*RenderCallback)(ScrnInfoPtr); 824b7e1c893Smrg Time RenderTimeout; 825b7e1c893Smrg /* 826b7e1c893Smrg * XAAForceTransBlit is used to change the behavior of the XAA 827b7e1c893Smrg * SetupForScreenToScreenCopy function, to make it DGA-friendly. 828b7e1c893Smrg */ 829b7e1c893Smrg Bool XAAForceTransBlit; 830209ff23fSmrg#endif 831209ff23fSmrg 832b7e1c893Smrg}; 833b7e1c893Smrg 834b7e1c893Smrgtypedef struct { 835b7e1c893Smrg EntityInfoPtr pEnt; 836b7e1c893Smrg pciVideoPtr PciInfo; 837b7e1c893Smrg PCITAG PciTag; 838b7e1c893Smrg int Chipset; 839b7e1c893Smrg RADEONChipFamily ChipFamily; 840b7e1c893Smrg RADEONErrata ChipErrata; 841b7e1c893Smrg 842b7e1c893Smrg unsigned long long LinearAddr; /* Frame buffer physical address */ 843b7e1c893Smrg unsigned long long MMIOAddr; /* MMIO region physical address */ 844b7e1c893Smrg unsigned long long BIOSAddr; /* BIOS physical address */ 845b7e1c893Smrg uint32_t fbLocation; 846b7e1c893Smrg uint32_t gartLocation; 847b7e1c893Smrg uint32_t mc_fb_location; 848b7e1c893Smrg uint32_t mc_agp_location; 849b7e1c893Smrg uint32_t mc_agp_location_hi; 850b7e1c893Smrg 851b7e1c893Smrg void *MMIO; /* Map of MMIO region */ 852b7e1c893Smrg void *FB; /* Map of frame buffer */ 853b7e1c893Smrg uint8_t *VBIOS; /* Video BIOS pointer */ 854b7e1c893Smrg 855b7e1c893Smrg Bool IsAtomBios; /* New BIOS used in R420 etc. */ 856b7e1c893Smrg int ROMHeaderStart; /* Start of the ROM Info Table */ 857b7e1c893Smrg int MasterDataStart; /* Offset for Master Data Table for ATOM BIOS */ 858b7e1c893Smrg 859b7e1c893Smrg uint32_t MemCntl; 860b7e1c893Smrg uint32_t BusCntl; 861b7e1c893Smrg unsigned long MMIOSize; /* MMIO region physical address */ 862b7e1c893Smrg unsigned long FbMapSize; /* Size of frame buffer, in bytes */ 863b7e1c893Smrg unsigned long FbSecureSize; /* Size of secured fb area at end of 864b7e1c893Smrg framebuffer */ 865b7e1c893Smrg 866b7e1c893Smrg Bool IsMobility; /* Mobile chips for laptops */ 867b7e1c893Smrg Bool IsIGP; /* IGP chips */ 868b7e1c893Smrg Bool HasSingleDAC; /* only TVDAC on chip */ 869b7e1c893Smrg Bool ddc_mode; /* Validate mode by matching exactly 870b7e1c893Smrg * the modes supported in DDC data 871b7e1c893Smrg */ 872b7e1c893Smrg Bool R300CGWorkaround; 873b7e1c893Smrg 874b7e1c893Smrg /* EDID or BIOS values for FPs */ 875b7e1c893Smrg int RefDivider; 876b7e1c893Smrg int FeedbackDivider; 877b7e1c893Smrg int PostDivider; 878b7e1c893Smrg Bool UseBiosDividers; 879b7e1c893Smrg /* EDID data using DDC interface */ 880b7e1c893Smrg Bool ddc_bios; 881b7e1c893Smrg Bool ddc1; 882b7e1c893Smrg Bool ddc2; 883b7e1c893Smrg 884b7e1c893Smrg RADEONPLLRec pll; 885b7e1c893Smrg 886b7e1c893Smrg int RamWidth; 887b7e1c893Smrg float sclk; /* in MHz */ 888b7e1c893Smrg float mclk; /* in MHz */ 889b7e1c893Smrg Bool IsDDR; 890b7e1c893Smrg int DispPriority; 891b7e1c893Smrg 892b7e1c893Smrg RADEONSavePtr SavedReg; /* Original (text) mode */ 893b7e1c893Smrg RADEONSavePtr ModeReg; /* Current mode */ 894b7e1c893Smrg Bool (*CloseScreen)(int, ScreenPtr); 895b7e1c893Smrg 896b7e1c893Smrg void (*BlockHandler)(int, pointer, pointer, pointer); 897b7e1c893Smrg 898b7e1c893Smrg Bool PaletteSavedOnVT; /* Palette saved on last VT switch */ 899b7e1c893Smrg 900b7e1c893Smrg xf86CursorInfoPtr cursor; 901b7e1c893Smrg#ifdef ARGB_CURSOR 902b7e1c893Smrg Bool cursor_argb; 903b7e1c893Smrg#endif 904b7e1c893Smrg int cursor_fg; 905b7e1c893Smrg int cursor_bg; 906b7e1c893Smrg 907b7e1c893Smrg int pix24bpp; /* Depth of pixmap for 24bpp fb */ 908b7e1c893Smrg Bool dac6bits; /* Use 6 bit DAC? */ 909b7e1c893Smrg 910b7e1c893Smrg RADEONFBLayout CurrentLayout; 911b7e1c893Smrg 912b7e1c893Smrg#ifdef XF86DRI 913b7e1c893Smrg Bool directRenderingEnabled; 914b7e1c893Smrg Bool directRenderingInited; 915b7e1c893Smrg RADEONCardType cardType; /* Current card is a PCI card */ 916b7e1c893Smrg struct radeon_cp *cp; 917b7e1c893Smrg struct radeon_dri *dri; 918ad43ddacSmrg#ifdef XF86DRM_MODE 919ad43ddacSmrg struct radeon_dri2 dri2; 920ad43ddacSmrg#endif 921b7e1c893Smrg#ifdef USE_EXA 922b7e1c893Smrg Bool accelDFS; 923b7e1c893Smrg#endif 924b7e1c893Smrg Bool DMAForXv; 925209ff23fSmrg#endif /* XF86DRI */ 926209ff23fSmrg 927b7e1c893Smrg /* accel */ 928b7e1c893Smrg Bool RenderAccel; /* Render */ 929b7e1c893Smrg Bool allowColorTiling; 930b7e1c893Smrg Bool tilingEnabled; /* mirror of sarea->tiling_enabled */ 931b7e1c893Smrg struct radeon_accel_state *accel_state; 932b7e1c893Smrg Bool accelOn; 933b7e1c893Smrg Bool useEXA; 934b7e1c893Smrg#ifdef USE_EXA 935ad43ddacSmrg Bool exa_pixmaps; 936ad43ddacSmrg Bool exa_force_create; 937b7e1c893Smrg XF86ModReqInfo exaReq; 938b7e1c893Smrg#endif 939b7e1c893Smrg#ifdef USE_XAA 940b7e1c893Smrg XF86ModReqInfo xaaReq; 941b7e1c893Smrg#endif 942b7e1c893Smrg 943209ff23fSmrg /* XVideo */ 944209ff23fSmrg XF86VideoAdaptorPtr adaptor; 945209ff23fSmrg void (*VideoTimerCallback)(ScrnInfoPtr, Time); 946209ff23fSmrg int videoKey; 947209ff23fSmrg int RageTheatreCrystal; 948209ff23fSmrg int RageTheatreTunerPort; 949209ff23fSmrg int RageTheatreCompositePort; 950209ff23fSmrg int RageTheatreSVideoPort; 951209ff23fSmrg int tunerType; 952209ff23fSmrg char* RageTheatreMicrocPath; 953209ff23fSmrg char* RageTheatreMicrocType; 954209ff23fSmrg Bool MM_TABLE_valid; 955209ff23fSmrg struct { 956209ff23fSmrg uint8_t table_revision; 957209ff23fSmrg uint8_t table_size; 958209ff23fSmrg uint8_t tuner_type; 959209ff23fSmrg uint8_t audio_chip; 960209ff23fSmrg uint8_t product_id; 961209ff23fSmrg uint8_t tuner_voltage_teletext_fm; 962209ff23fSmrg uint8_t i2s_config; /* configuration of the sound chip */ 963209ff23fSmrg uint8_t video_decoder_type; 964209ff23fSmrg uint8_t video_decoder_host_config; 965209ff23fSmrg uint8_t input[5]; 966209ff23fSmrg } MM_TABLE; 967209ff23fSmrg uint16_t video_decoder_type; 968209ff23fSmrg int overlay_scaler_buffer_width; 969209ff23fSmrg int ecp_div; 970ad43ddacSmrg unsigned int xv_max_width; 971ad43ddacSmrg unsigned int xv_max_height; 972209ff23fSmrg 973209ff23fSmrg /* general */ 974209ff23fSmrg Bool showCache; 975209ff23fSmrg OptionInfoPtr Options; 976209ff23fSmrg 977209ff23fSmrg DisplayModePtr currentMode, savedCurrentMode; 978209ff23fSmrg 979209ff23fSmrg /* special handlings for DELL triple-head server */ 980b7e1c893Smrg Bool IsDellServer; 981209ff23fSmrg 982209ff23fSmrg Bool VGAAccess; 983209ff23fSmrg 984209ff23fSmrg int MaxSurfaceWidth; 985209ff23fSmrg int MaxLines; 986209ff23fSmrg 987209ff23fSmrg Bool want_vblank_interrupts; 988209ff23fSmrg RADEONBIOSConnector BiosConnector[RADEON_MAX_BIOS_CONNECTOR]; 989b7e1c893Smrg radeon_encoder_ptr encoders[RADEON_MAX_BIOS_CONNECTOR]; 990209ff23fSmrg RADEONBIOSInitTable BiosTable; 991209ff23fSmrg 992209ff23fSmrg /* save crtc state for console restore */ 993209ff23fSmrg Bool crtc_on; 994209ff23fSmrg Bool crtc2_on; 995209ff23fSmrg 996209ff23fSmrg Bool InternalTVOut; 997209ff23fSmrg 998209ff23fSmrg#if defined(__powerpc__) 999209ff23fSmrg RADEONMacModel MacModel; 1000209ff23fSmrg#endif 1001209ff23fSmrg RADEONExtTMDSChip ext_tmds_chip; 1002209ff23fSmrg 1003209ff23fSmrg atomBiosHandlePtr atomBIOS; 1004209ff23fSmrg unsigned long FbFreeStart, FbFreeSize; 1005209ff23fSmrg unsigned char* BIOSCopy; 1006209ff23fSmrg 1007209ff23fSmrg CreateScreenResourcesProcPtr CreateScreenResources; 1008209ff23fSmrg 1009209ff23fSmrg /* if no devices are connected at server startup */ 1010209ff23fSmrg Bool first_load_no_devices; 1011209ff23fSmrg 1012209ff23fSmrg Bool IsSecondary; 1013209ff23fSmrg Bool IsPrimary; 1014209ff23fSmrg 1015209ff23fSmrg Bool r600_shadow_fb; 1016209ff23fSmrg void *fb_shadow; 1017209ff23fSmrg 1018b7e1c893Smrg /* some server chips have a hardcoded edid in the bios so that they work with KVMs */ 1019b7e1c893Smrg Bool get_hardcoded_edid_from_bios; 1020b7e1c893Smrg 1021b7e1c893Smrg int virtualX; 1022b7e1c893Smrg int virtualY; 1023b7e1c893Smrg 1024b7e1c893Smrg Bool r4xx_atom; 1025b7e1c893Smrg 1026ad43ddacSmrg /* pm */ 1027ad43ddacSmrg RADEONPowerManagement pm; 1028ad43ddacSmrg 1029ad43ddacSmrg /* igp info */ 1030ad43ddacSmrg float igp_sideport_mclk; 1031ad43ddacSmrg float igp_system_mclk; 1032ad43ddacSmrg float igp_ht_link_clk; 1033ad43ddacSmrg float igp_ht_link_width; 1034ad43ddacSmrg 1035ad43ddacSmrg int can_resize; 1036ad43ddacSmrg void (*reemit_current2d)(ScrnInfoPtr pScrn, int op); // emit the current 2D state into the IB 1037ad43ddacSmrg struct radeon_2d_state state_2d; 1038ad43ddacSmrg Bool kms_enabled; 1039ad43ddacSmrg struct radeon_bo *front_bo; 1040ad43ddacSmrg#ifdef XF86DRM_MODE 1041ad43ddacSmrg struct radeon_bo_manager *bufmgr; 1042ad43ddacSmrg struct radeon_cs_manager *csm; 1043ad43ddacSmrg struct radeon_cs *cs; 1044ad43ddacSmrg 1045ad43ddacSmrg struct radeon_bo *cursor_bo[2]; 1046ad43ddacSmrg uint64_t vram_size; 1047ad43ddacSmrg uint64_t gart_size; 1048ad43ddacSmrg drmmode_rec drmmode; 1049ad43ddacSmrg#else 1050ad43ddacSmrg /* fake bool */ 1051ad43ddacSmrg Bool cs; 1052ad43ddacSmrg#endif 1053ad43ddacSmrg 1054ad43ddacSmrg /* Xv bicubic filtering */ 1055ad43ddacSmrg struct radeon_bo *bicubic_bo; 1056ad43ddacSmrg void *bicubic_memory; 1057ad43ddacSmrg int bicubic_offset; 1058209ff23fSmrg} RADEONInfoRec, *RADEONInfoPtr; 1059209ff23fSmrg 1060209ff23fSmrg#define RADEONWaitForFifo(pScrn, entries) \ 1061209ff23fSmrgdo { \ 1062b7e1c893Smrg if (info->accel_state->fifo_slots < entries) \ 1063209ff23fSmrg RADEONWaitForFifoFunction(pScrn, entries); \ 1064b7e1c893Smrg info->accel_state->fifo_slots -= entries; \ 1065209ff23fSmrg} while (0) 1066209ff23fSmrg 1067209ff23fSmrg/* legacy_crtc.c */ 1068209ff23fSmrgextern void legacy_crtc_dpms(xf86CrtcPtr crtc, int mode); 1069209ff23fSmrgextern void legacy_crtc_mode_set(xf86CrtcPtr crtc, DisplayModePtr mode, 1070209ff23fSmrg DisplayModePtr adjusted_mode, int x, int y); 1071209ff23fSmrgextern void RADEONRestoreCommonRegisters(ScrnInfoPtr pScrn, 1072209ff23fSmrg RADEONSavePtr restore); 1073209ff23fSmrgextern void RADEONRestoreCrtcRegisters(ScrnInfoPtr pScrn, 1074209ff23fSmrg RADEONSavePtr restore); 1075209ff23fSmrgextern void RADEONRestoreCrtc2Registers(ScrnInfoPtr pScrn, 1076209ff23fSmrg RADEONSavePtr restore); 1077209ff23fSmrgextern void RADEONRestorePLLRegisters(ScrnInfoPtr pScrn, 1078209ff23fSmrg RADEONSavePtr restore); 1079209ff23fSmrgextern void RADEONRestorePLL2Registers(ScrnInfoPtr pScrn, 1080209ff23fSmrg RADEONSavePtr restore); 1081209ff23fSmrgextern void RADEONSaveCommonRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save); 1082209ff23fSmrgextern void RADEONSaveCrtcRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save); 1083209ff23fSmrgextern void RADEONSaveCrtc2Registers(ScrnInfoPtr pScrn, RADEONSavePtr save); 1084209ff23fSmrgextern void RADEONSavePLLRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save); 1085209ff23fSmrgextern void RADEONSavePLL2Registers(ScrnInfoPtr pScrn, RADEONSavePtr save); 1086209ff23fSmrg 1087209ff23fSmrg/* legacy_output.c */ 1088b7e1c893Smrgextern RADEONMonitorType legacy_dac_detect(xf86OutputPtr output); 1089209ff23fSmrgextern void legacy_output_dpms(xf86OutputPtr output, int mode); 1090209ff23fSmrgextern void legacy_output_mode_set(xf86OutputPtr output, DisplayModePtr mode, 1091209ff23fSmrg DisplayModePtr adjusted_mode); 1092209ff23fSmrgextern I2CDevPtr RADEONDVODeviceInit(I2CBusPtr b, I2CSlaveAddr addr); 1093209ff23fSmrgextern Bool RADEONDVOReadByte(I2CDevPtr dvo, int addr, uint8_t *ch); 1094209ff23fSmrgextern Bool RADEONDVOWriteByte(I2CDevPtr dvo, int addr, uint8_t ch); 1095209ff23fSmrgextern void RADEONRestoreDACRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore); 1096209ff23fSmrgextern void RADEONRestoreFPRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore); 1097209ff23fSmrgextern void RADEONRestoreFP2Registers(ScrnInfoPtr pScrn, RADEONSavePtr restore); 1098209ff23fSmrgextern void RADEONRestoreLVDSRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore); 1099209ff23fSmrgextern void RADEONRestoreRMXRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore); 1100209ff23fSmrgextern void RADEONSaveDACRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save); 1101209ff23fSmrgextern void RADEONSaveFPRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save); 1102209ff23fSmrg 1103b7e1c893Smrgextern void RADEONGetTVDacAdjInfo(ScrnInfoPtr pScrn, radeon_tvdac_ptr tvdac); 1104b7e1c893Smrgextern void RADEONGetTMDSInfoFromTable(ScrnInfoPtr pScrn, radeon_tmds_ptr tmds); 1105b7e1c893Smrgextern void RADEONGetTMDSInfo(ScrnInfoPtr pScrn, radeon_tmds_ptr tmds); 1106b7e1c893Smrgextern void RADEONGetExtTMDSInfo(ScrnInfoPtr pScrn, radeon_dvo_ptr dvo); 1107b7e1c893Smrgextern void RADEONGetLVDSInfo(ScrnInfoPtr pScrn, radeon_lvds_ptr lvds); 1108b7e1c893Smrg 1109209ff23fSmrg/* radeon_accel.c */ 1110209ff23fSmrgextern Bool RADEONAccelInit(ScreenPtr pScreen); 1111209ff23fSmrgextern void RADEONEngineFlush(ScrnInfoPtr pScrn); 1112209ff23fSmrgextern void RADEONEngineInit(ScrnInfoPtr pScrn); 1113209ff23fSmrgextern void RADEONEngineReset(ScrnInfoPtr pScrn); 1114209ff23fSmrgextern void RADEONEngineRestore(ScrnInfoPtr pScrn); 1115209ff23fSmrgextern uint8_t *RADEONHostDataBlit(ScrnInfoPtr pScrn, unsigned int cpp, 1116209ff23fSmrg unsigned int w, uint32_t dstPitchOff, 1117209ff23fSmrg uint32_t *bufPitch, int x, int *y, 1118209ff23fSmrg unsigned int *h, unsigned int *hpass); 1119209ff23fSmrgextern void RADEONHostDataBlitCopyPass(ScrnInfoPtr pScrn, 1120209ff23fSmrg unsigned int bpp, 1121209ff23fSmrg uint8_t *dst, uint8_t *src, 1122209ff23fSmrg unsigned int hpass, 1123209ff23fSmrg unsigned int dstPitch, 1124209ff23fSmrg unsigned int srcPitch); 1125209ff23fSmrgextern void RADEONCopySwap(uint8_t *dst, uint8_t *src, unsigned int size, int swap); 1126209ff23fSmrgextern void RADEONHostDataParams(ScrnInfoPtr pScrn, uint8_t *dst, 1127209ff23fSmrg uint32_t pitch, int cpp, 1128209ff23fSmrg uint32_t *dstPitchOffset, int *x, int *y); 1129209ff23fSmrgextern void RADEONInit3DEngine(ScrnInfoPtr pScrn); 1130209ff23fSmrgextern void RADEONWaitForFifoFunction(ScrnInfoPtr pScrn, int entries); 1131209ff23fSmrg#ifdef XF86DRI 1132209ff23fSmrgextern drmBufPtr RADEONCPGetBuffer(ScrnInfoPtr pScrn); 1133209ff23fSmrgextern void RADEONCPFlushIndirect(ScrnInfoPtr pScrn, int discard); 1134209ff23fSmrgextern void RADEONCPReleaseIndirect(ScrnInfoPtr pScrn); 1135209ff23fSmrgextern int RADEONCPStop(ScrnInfoPtr pScrn, RADEONInfoPtr info); 1136209ff23fSmrg# ifdef USE_XAA 1137209ff23fSmrgextern Bool RADEONSetupMemXAA_DRI(int scrnIndex, ScreenPtr pScreen); 1138209ff23fSmrg# endif 1139ad43ddacSmrguint32_t radeonGetPixmapOffset(PixmapPtr pPix); 1140209ff23fSmrg#endif 1141209ff23fSmrg 1142209ff23fSmrg#ifdef USE_XAA 1143209ff23fSmrg/* radeon_accelfuncs.c */ 1144209ff23fSmrgextern void RADEONAccelInitMMIO(ScreenPtr pScreen, XAAInfoRecPtr a); 1145209ff23fSmrgextern Bool RADEONSetupMemXAA(int scrnIndex, ScreenPtr pScreen); 1146209ff23fSmrg#endif 1147209ff23fSmrg 1148209ff23fSmrg/* radeon_bios.c */ 1149209ff23fSmrgextern Bool RADEONGetBIOSInfo(ScrnInfoPtr pScrn, xf86Int10InfoPtr pInt10); 1150209ff23fSmrgextern Bool RADEONGetClockInfoFromBIOS(ScrnInfoPtr pScrn); 1151209ff23fSmrgextern Bool RADEONGetConnectorInfoFromBIOS(ScrnInfoPtr pScrn); 1152b7e1c893Smrgextern Bool RADEONGetDAC2InfoFromBIOS(ScrnInfoPtr pScrn, radeon_tvdac_ptr tvdac); 1153b7e1c893Smrgextern Bool RADEONGetExtTMDSInfoFromBIOS (ScrnInfoPtr pScrn, radeon_dvo_ptr dvo); 1154b7e1c893Smrgextern xf86MonPtr RADEONGetHardCodedEDIDFromBIOS(xf86OutputPtr output); 1155209ff23fSmrgextern Bool RADEONGetBIOSInitTableOffsets(ScrnInfoPtr pScrn); 1156b7e1c893Smrgextern Bool RADEONGetLVDSInfoFromBIOS(ScrnInfoPtr pScrn, radeon_lvds_ptr lvds); 1157b7e1c893Smrgextern Bool RADEONGetTMDSInfoFromBIOS(ScrnInfoPtr pScrn, radeon_tmds_ptr tmds); 1158209ff23fSmrgextern Bool RADEONGetTVInfoFromBIOS(xf86OutputPtr output); 1159209ff23fSmrgextern Bool RADEONInitExtTMDSInfoFromBIOS (xf86OutputPtr output); 1160209ff23fSmrgextern Bool RADEONPostCardFromBIOSTables(ScrnInfoPtr pScrn); 1161b7e1c893Smrgextern Bool radeon_card_posted(ScrnInfoPtr pScrn); 1162209ff23fSmrg 1163209ff23fSmrg/* radeon_commonfuncs.c */ 1164209ff23fSmrg#ifdef XF86DRI 1165209ff23fSmrgextern void RADEONWaitForIdleCP(ScrnInfoPtr pScrn); 1166b7e1c893Smrgextern void RADEONWaitForVLineCP(ScrnInfoPtr pScrn, PixmapPtr pPix, 1167ad43ddacSmrg xf86CrtcPtr crtc, int start, int stop); 1168209ff23fSmrg#endif 1169209ff23fSmrgextern void RADEONWaitForIdleMMIO(ScrnInfoPtr pScrn); 1170b7e1c893Smrgextern void RADEONWaitForVLineMMIO(ScrnInfoPtr pScrn, PixmapPtr pPix, 1171ad43ddacSmrg xf86CrtcPtr crtc, int start, int stop); 1172209ff23fSmrg 1173209ff23fSmrg/* radeon_crtc.c */ 1174209ff23fSmrgextern void radeon_crtc_dpms(xf86CrtcPtr crtc, int mode); 1175209ff23fSmrgextern void radeon_crtc_load_lut(xf86CrtcPtr crtc); 1176209ff23fSmrgextern void radeon_crtc_modeset_ioctl(xf86CrtcPtr crtc, Bool post); 1177209ff23fSmrgextern Bool RADEONAllocateControllers(ScrnInfoPtr pScrn, int mask); 1178209ff23fSmrgextern void RADEONBlank(ScrnInfoPtr pScrn); 1179ad43ddacSmrgextern void RADEONComputePLL(ScrnInfoPtr pScrn, 1180ad43ddacSmrg RADEONPLLPtr pll, unsigned long freq, 1181209ff23fSmrg uint32_t *chosen_dot_clock_freq, 1182209ff23fSmrg uint32_t *chosen_feedback_div, 1183ad43ddacSmrg uint32_t *chosen_frac_feedback_div, 1184209ff23fSmrg uint32_t *chosen_reference_div, 1185209ff23fSmrg uint32_t *chosen_post_div, int flags); 1186209ff23fSmrgextern DisplayModePtr RADEONCrtcFindClosestMode(xf86CrtcPtr crtc, 1187209ff23fSmrg DisplayModePtr pMode); 1188209ff23fSmrgextern void RADEONUnblank(ScrnInfoPtr pScrn); 1189209ff23fSmrgextern Bool RADEONSetTiling(ScrnInfoPtr pScrn); 1190b7e1c893Smrgextern void RADEONInitDispBandwidth(ScrnInfoPtr pScrn); 1191209ff23fSmrg 1192209ff23fSmrg/* radeon_cursor.c */ 1193209ff23fSmrgextern Bool RADEONCursorInit(ScreenPtr pScreen); 1194209ff23fSmrgextern void radeon_crtc_hide_cursor(xf86CrtcPtr crtc); 1195209ff23fSmrgextern void radeon_crtc_load_cursor_argb(xf86CrtcPtr crtc, CARD32 *image); 1196209ff23fSmrgextern void radeon_crtc_set_cursor_colors(xf86CrtcPtr crtc, int bg, int fg); 1197209ff23fSmrgextern void radeon_crtc_set_cursor_position(xf86CrtcPtr crtc, int x, int y); 1198209ff23fSmrgextern void radeon_crtc_show_cursor(xf86CrtcPtr crtc); 1199209ff23fSmrg 1200209ff23fSmrg#ifdef XF86DRI 1201209ff23fSmrg/* radeon_dri.c */ 1202209ff23fSmrgextern void RADEONDRIAllocatePCIGARTTable(ScreenPtr pScreen); 1203209ff23fSmrgextern void RADEONDRICloseScreen(ScreenPtr pScreen); 1204209ff23fSmrgextern Bool RADEONDRIFinishScreenInit(ScreenPtr pScreen); 1205209ff23fSmrgextern int RADEONDRIGetPciAperTableSize(ScrnInfoPtr pScrn); 1206209ff23fSmrgextern Bool RADEONDRIGetVersion(ScrnInfoPtr pScrn); 1207209ff23fSmrgextern void RADEONDRIResume(ScreenPtr pScreen); 1208209ff23fSmrgextern Bool RADEONDRIScreenInit(ScreenPtr pScreen); 1209209ff23fSmrgextern int RADEONDRISetParam(ScrnInfoPtr pScrn, 1210209ff23fSmrg unsigned int param, int64_t value); 1211209ff23fSmrgextern Bool RADEONDRISetVBlankInterrupt(ScrnInfoPtr pScrn, Bool on); 1212209ff23fSmrgextern void RADEONDRIStop(ScreenPtr pScreen); 1213209ff23fSmrg#endif 1214209ff23fSmrg 1215209ff23fSmrg/* radeon_driver.c */ 1216209ff23fSmrgextern void RADEONDoAdjustFrame(ScrnInfoPtr pScrn, int x, int y, Bool clone); 1217209ff23fSmrgextern void RADEONChangeSurfaces(ScrnInfoPtr pScrn); 1218209ff23fSmrgextern RADEONEntPtr RADEONEntPriv(ScrnInfoPtr pScrn); 1219209ff23fSmrgextern int RADEONMinBits(int val); 1220209ff23fSmrgextern unsigned RADEONINMC(ScrnInfoPtr pScrn, int addr); 1221209ff23fSmrgextern unsigned RADEONINPLL(ScrnInfoPtr pScrn, int addr); 1222b7e1c893Smrgextern unsigned RADEONINPCIE(ScrnInfoPtr pScrn, int addr); 1223ad43ddacSmrgextern unsigned R600INPCIE_PORT(ScrnInfoPtr pScrn, int addr); 1224209ff23fSmrgextern void RADEONOUTMC(ScrnInfoPtr pScrn, int addr, uint32_t data); 1225209ff23fSmrgextern void RADEONOUTPLL(ScrnInfoPtr pScrn, int addr, uint32_t data); 1226b7e1c893Smrgextern void RADEONOUTPCIE(ScrnInfoPtr pScrn, int addr, uint32_t data); 1227ad43ddacSmrgextern void R600OUTPCIE_PORT(ScrnInfoPtr pScrn, int addr, uint32_t data); 1228209ff23fSmrgextern void RADEONPllErrataAfterData(RADEONInfoPtr info); 1229209ff23fSmrgextern void RADEONPllErrataAfterIndex(RADEONInfoPtr info); 1230209ff23fSmrgextern void RADEONWaitForVerticalSync(ScrnInfoPtr pScrn); 1231209ff23fSmrgextern void RADEONWaitForVerticalSync2(ScrnInfoPtr pScrn); 1232209ff23fSmrgextern void RADEONInitMemMapRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save, 1233209ff23fSmrg RADEONInfoPtr info); 1234209ff23fSmrgextern void RADEONRestoreMemMapRegisters(ScrnInfoPtr pScrn, 1235209ff23fSmrg RADEONSavePtr restore); 1236ad43ddacSmrgextern Bool 1237ad43ddacSmrgRADEONZaphodStringMatches(ScrnInfoPtr pScrn, const char *s, char *output_name); 1238ad43ddacSmrg 1239ad43ddacSmrgBool RADEONGetRec(ScrnInfoPtr pScrn); 1240ad43ddacSmrgvoid RADEONFreeRec(ScrnInfoPtr pScrn); 1241ad43ddacSmrgBool RADEONPreInitVisual(ScrnInfoPtr pScrn); 1242ad43ddacSmrgBool RADEONPreInitWeight(ScrnInfoPtr pScrn); 1243ad43ddacSmrg 1244ad43ddacSmrgextern Bool RADEON_DP_I2CInit(ScrnInfoPtr pScrn, I2CBusPtr *bus_ptr, 1245ad43ddacSmrg char *name, xf86OutputPtr output); 1246ad43ddacSmrgextern void RADEON_DP_GetDPCD(xf86OutputPtr output); 1247ad43ddacSmrgextern int RADEON_DP_GetSinkType(xf86OutputPtr output); 1248ad43ddacSmrg 1249ad43ddacSmrg/* radeon_pm.c */ 1250ad43ddacSmrgextern void RADEONPMInit(ScrnInfoPtr pScrn); 1251ad43ddacSmrgextern void RADEONPMBlockHandler(ScrnInfoPtr pScrn); 1252ad43ddacSmrgextern void RADEONPMEnterVT(ScrnInfoPtr pScrn); 1253ad43ddacSmrgextern void RADEONPMLeaveVT(ScrnInfoPtr pScrn); 1254ad43ddacSmrgextern void RADEONPMFini(ScrnInfoPtr pScrn); 1255209ff23fSmrg 1256209ff23fSmrg#ifdef USE_EXA 1257209ff23fSmrg/* radeon_exa.c */ 1258209ff23fSmrgextern Bool RADEONSetupMemEXA(ScreenPtr pScreen); 1259209ff23fSmrg 1260209ff23fSmrg/* radeon_exa_funcs.c */ 1261209ff23fSmrgextern void RADEONCopyCP(PixmapPtr pDst, int srcX, int srcY, int dstX, 1262209ff23fSmrg int dstY, int w, int h); 1263209ff23fSmrgextern void RADEONCopyMMIO(PixmapPtr pDst, int srcX, int srcY, int dstX, 1264209ff23fSmrg int dstY, int w, int h); 1265209ff23fSmrgextern Bool RADEONDrawInitCP(ScreenPtr pScreen); 1266209ff23fSmrgextern Bool RADEONDrawInitMMIO(ScreenPtr pScreen); 1267209ff23fSmrgextern void RADEONDoPrepareCopyCP(ScrnInfoPtr pScrn, 1268209ff23fSmrg uint32_t src_pitch_offset, 1269209ff23fSmrg uint32_t dst_pitch_offset, 1270209ff23fSmrg uint32_t datatype, int rop, 1271209ff23fSmrg Pixel planemask); 1272209ff23fSmrgextern void RADEONDoPrepareCopyMMIO(ScrnInfoPtr pScrn, 1273209ff23fSmrg uint32_t src_pitch_offset, 1274209ff23fSmrg uint32_t dst_pitch_offset, 1275209ff23fSmrg uint32_t datatype, int rop, 1276209ff23fSmrg Pixel planemask); 1277b7e1c893Smrgextern Bool R600DrawInit(ScreenPtr pScreen); 1278b7e1c893Smrgextern Bool R600LoadShaders(ScrnInfoPtr pScrn); 1279209ff23fSmrg#endif 1280209ff23fSmrg 1281209ff23fSmrg#if defined(XF86DRI) && defined(USE_EXA) 1282209ff23fSmrg/* radeon_exa.c */ 1283209ff23fSmrgextern Bool RADEONGetDatatypeBpp(int bpp, uint32_t *type); 1284209ff23fSmrgextern Bool RADEONGetPixmapOffsetPitch(PixmapPtr pPix, 1285209ff23fSmrg uint32_t *pitch_offset); 1286209ff23fSmrgextern unsigned long long RADEONTexOffsetStart(PixmapPtr pPix); 1287209ff23fSmrg#endif 1288209ff23fSmrg 1289209ff23fSmrg/* radeon_modes.c */ 1290209ff23fSmrgextern void RADEONSetPitch(ScrnInfoPtr pScrn); 1291209ff23fSmrgextern DisplayModePtr RADEONProbeOutputModes(xf86OutputPtr output); 1292209ff23fSmrg 1293209ff23fSmrg/* radeon_output.c */ 1294209ff23fSmrgextern RADEONI2CBusRec atom_setup_i2c_bus(int ddc_line); 1295209ff23fSmrgextern RADEONI2CBusRec legacy_setup_i2c_bus(int ddc_line); 1296209ff23fSmrgextern void RADEONGetPanelInfo(ScrnInfoPtr pScrn); 1297209ff23fSmrgextern void RADEONInitConnector(xf86OutputPtr output); 1298209ff23fSmrgextern void RADEONPrintPortMap(ScrnInfoPtr pScrn); 1299209ff23fSmrgextern void RADEONSetOutputType(ScrnInfoPtr pScrn, 1300209ff23fSmrg RADEONOutputPrivatePtr radeon_output); 1301209ff23fSmrgextern Bool RADEONSetupConnectors(ScrnInfoPtr pScrn); 1302c503f109Smrgextern Bool RADEONI2CDoLock(xf86OutputPtr output, I2CBusPtr b, Bool lock_state); 1303b7e1c893Smrg 1304ad43ddacSmrgextern Bool radeon_dp_mode_fixup(xf86OutputPtr output, DisplayModePtr mode, DisplayModePtr adjusted_mode); 1305209ff23fSmrg 1306209ff23fSmrg/* radeon_tv.c */ 1307209ff23fSmrgextern void RADEONSaveTVRegisters(ScrnInfoPtr pScrn, RADEONSavePtr save); 1308209ff23fSmrgextern void RADEONAdjustCrtcRegistersForTV(ScrnInfoPtr pScrn, RADEONSavePtr save, 1309209ff23fSmrg DisplayModePtr mode, xf86OutputPtr output); 1310209ff23fSmrgextern void RADEONAdjustPLLRegistersForTV(ScrnInfoPtr pScrn, RADEONSavePtr save, 1311209ff23fSmrg DisplayModePtr mode, xf86OutputPtr output); 1312209ff23fSmrgextern void RADEONAdjustCrtc2RegistersForTV(ScrnInfoPtr pScrn, RADEONSavePtr save, 1313209ff23fSmrg DisplayModePtr mode, xf86OutputPtr output); 1314209ff23fSmrgextern void RADEONAdjustPLL2RegistersForTV(ScrnInfoPtr pScrn, RADEONSavePtr save, 1315209ff23fSmrg DisplayModePtr mode, xf86OutputPtr output); 1316209ff23fSmrgextern void RADEONInitTVRegisters(xf86OutputPtr output, RADEONSavePtr save, 1317209ff23fSmrg DisplayModePtr mode, BOOL IsPrimary); 1318209ff23fSmrgextern void RADEONRestoreTVRegisters(ScrnInfoPtr pScrn, RADEONSavePtr restore); 1319209ff23fSmrgextern void RADEONUpdateHVPosition(xf86OutputPtr output, DisplayModePtr mode); 1320209ff23fSmrg 1321209ff23fSmrg/* radeon_video.c */ 1322209ff23fSmrgextern void RADEONInitVideo(ScreenPtr pScreen); 1323209ff23fSmrgextern void RADEONResetVideo(ScrnInfoPtr pScrn); 1324ad43ddacSmrgextern Bool radeon_load_bicubic_texture(ScrnInfoPtr pScrn); 1325ad43ddacSmrgextern xf86CrtcPtr radeon_pick_best_crtc(ScrnInfoPtr pScrn, 1326ad43ddacSmrg int x1, int x2, int y1, int y2); 1327209ff23fSmrg 1328b7e1c893Smrg/* radeon_legacy_memory.c */ 1329b7e1c893Smrgextern uint32_t 1330b7e1c893Smrgradeon_legacy_allocate_memory(ScrnInfoPtr pScrn, 1331b7e1c893Smrg void **mem_struct, 1332b7e1c893Smrg int size, 1333ad43ddacSmrg int align, 1334ad43ddacSmrg int domain); 1335b7e1c893Smrgextern void 1336b7e1c893Smrgradeon_legacy_free_memory(ScrnInfoPtr pScrn, 1337b7e1c893Smrg void *mem_struct); 1338b7e1c893Smrg 1339ad43ddacSmrg#ifdef XF86DRM_MODE 1340ad43ddacSmrgextern void radeon_cs_flush_indirect(ScrnInfoPtr pScrn); 1341ad43ddacSmrgextern void radeon_ddx_cs_start(ScrnInfoPtr pScrn, 1342ad43ddacSmrg int num, const char *file, 1343ad43ddacSmrg const char *func, int line); 1344ad43ddacSmrgvoid radeon_kms_update_vram_limit(ScrnInfoPtr pScrn, int new_fb_size); 1345ad43ddacSmrg#endif 1346ad43ddacSmrgstruct radeon_bo *radeon_get_pixmap_bo(PixmapPtr pPix); 1347ad43ddacSmrgvoid radeon_set_pixmap_bo(PixmapPtr pPix, struct radeon_bo *bo); 1348ad43ddacSmrg 1349209ff23fSmrg#ifdef XF86DRI 1350209ff23fSmrg# ifdef USE_XAA 1351209ff23fSmrg/* radeon_accelfuncs.c */ 1352209ff23fSmrgextern void RADEONAccelInitCP(ScreenPtr pScreen, XAAInfoRecPtr a); 1353209ff23fSmrg# endif 1354209ff23fSmrg 1355209ff23fSmrg#define RADEONCP_START(pScrn, info) \ 1356209ff23fSmrgdo { \ 1357b7e1c893Smrg int _ret = drmCommandNone(info->dri->drmFD, DRM_RADEON_CP_START); \ 1358209ff23fSmrg if (_ret) { \ 1359209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, \ 1360209ff23fSmrg "%s: CP start %d\n", __FUNCTION__, _ret); \ 1361209ff23fSmrg } \ 1362b7e1c893Smrg info->cp->CPStarted = TRUE; \ 1363209ff23fSmrg} while (0) 1364209ff23fSmrg 1365209ff23fSmrg#define RADEONCP_RELEASE(pScrn, info) \ 1366209ff23fSmrgdo { \ 1367ad43ddacSmrg if (info->cs) { \ 1368ad43ddacSmrg radeon_cs_flush_indirect(pScrn); \ 1369ad43ddacSmrg } else if (info->cp->CPInUse) { \ 1370209ff23fSmrg RADEON_PURGE_CACHE(); \ 1371209ff23fSmrg RADEON_WAIT_UNTIL_IDLE(); \ 1372209ff23fSmrg RADEONCPReleaseIndirect(pScrn); \ 1373b7e1c893Smrg info->cp->CPInUse = FALSE; \ 1374209ff23fSmrg } \ 1375209ff23fSmrg} while (0) 1376209ff23fSmrg 1377209ff23fSmrg#define RADEONCP_STOP(pScrn, info) \ 1378209ff23fSmrgdo { \ 1379209ff23fSmrg int _ret; \ 1380b7e1c893Smrg if (info->cp->CPStarted) { \ 1381209ff23fSmrg _ret = RADEONCPStop(pScrn, info); \ 1382209ff23fSmrg if (_ret) { \ 1383209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, \ 1384209ff23fSmrg "%s: CP stop %d\n", __FUNCTION__, _ret); \ 1385209ff23fSmrg } \ 1386b7e1c893Smrg info->cp->CPStarted = FALSE; \ 1387b7e1c893Smrg } \ 1388b7e1c893Smrg if (info->ChipFamily < CHIP_FAMILY_R600) \ 1389b7e1c893Smrg RADEONEngineRestore(pScrn); \ 1390b7e1c893Smrg info->cp->CPRuns = FALSE; \ 1391209ff23fSmrg} while (0) 1392209ff23fSmrg 1393209ff23fSmrg#define RADEONCP_RESET(pScrn, info) \ 1394209ff23fSmrgdo { \ 1395b7e1c893Smrg int _ret = drmCommandNone(info->dri->drmFD, DRM_RADEON_CP_RESET); \ 1396209ff23fSmrg if (_ret) { \ 1397209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, \ 1398209ff23fSmrg "%s: CP reset %d\n", __FUNCTION__, _ret); \ 1399209ff23fSmrg } \ 1400209ff23fSmrg} while (0) 1401209ff23fSmrg 1402209ff23fSmrg#define RADEONCP_REFRESH(pScrn, info) \ 1403209ff23fSmrgdo { \ 1404ad43ddacSmrg if (!info->cp->CPInUse && !info->cs) { \ 1405b7e1c893Smrg if (info->cp->needCacheFlush) { \ 1406209ff23fSmrg RADEON_PURGE_CACHE(); \ 1407209ff23fSmrg RADEON_PURGE_ZCACHE(); \ 1408b7e1c893Smrg info->cp->needCacheFlush = FALSE; \ 1409209ff23fSmrg } \ 1410209ff23fSmrg RADEON_WAIT_UNTIL_IDLE(); \ 1411b7e1c893Smrg info->cp->CPInUse = TRUE; \ 1412209ff23fSmrg } \ 1413209ff23fSmrg} while (0) 1414209ff23fSmrg 1415209ff23fSmrg 1416209ff23fSmrg#define CP_PACKET0(reg, n) \ 1417209ff23fSmrg (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2)) 1418209ff23fSmrg#define CP_PACKET1(reg0, reg1) \ 1419209ff23fSmrg (RADEON_CP_PACKET1 | (((reg1) >> 2) << 11) | ((reg0) >> 2)) 1420209ff23fSmrg#define CP_PACKET2() \ 1421209ff23fSmrg (RADEON_CP_PACKET2) 1422209ff23fSmrg#define CP_PACKET3(pkt, n) \ 1423209ff23fSmrg (RADEON_CP_PACKET3 | (pkt) | ((n) << 16)) 1424209ff23fSmrg 1425209ff23fSmrg 1426209ff23fSmrg#define RADEON_VERBOSE 0 1427209ff23fSmrg 1428209ff23fSmrg#define RING_LOCALS uint32_t *__head = NULL; int __expected; int __count = 0 1429209ff23fSmrg 1430209ff23fSmrg#define BEGIN_RING(n) do { \ 1431209ff23fSmrg if (RADEON_VERBOSE) { \ 1432209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, \ 1433209ff23fSmrg "BEGIN_RING(%d) in %s\n", (unsigned int)n, __FUNCTION__);\ 1434209ff23fSmrg } \ 1435ad43ddacSmrg if (info->cs) { radeon_ddx_cs_start(pScrn, n, __FILE__, __func__, __LINE__); } else { \ 1436ad43ddacSmrg if (++info->cp->dma_begin_count != 1) { \ 1437209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, \ 1438209ff23fSmrg "BEGIN_RING without end at %s:%d\n", \ 1439ad43ddacSmrg info->cp->dma_debug_func, info->cp->dma_debug_lineno); \ 1440b7e1c893Smrg info->cp->dma_begin_count = 1; \ 1441ad43ddacSmrg } \ 1442ad43ddacSmrg info->cp->dma_debug_func = __FILE__; \ 1443ad43ddacSmrg info->cp->dma_debug_lineno = __LINE__; \ 1444ad43ddacSmrg if (!info->cp->indirectBuffer) { \ 1445b7e1c893Smrg info->cp->indirectBuffer = RADEONCPGetBuffer(pScrn); \ 1446b7e1c893Smrg info->cp->indirectStart = 0; \ 1447ad43ddacSmrg } else if (info->cp->indirectBuffer->used + (n) * (int)sizeof(uint32_t) > \ 1448ad43ddacSmrg info->cp->indirectBuffer->total) { \ 1449209ff23fSmrg RADEONCPFlushIndirect(pScrn, 1); \ 1450ad43ddacSmrg } \ 1451ad43ddacSmrg __expected = n; \ 1452ad43ddacSmrg __head = (pointer)((char *)info->cp->indirectBuffer->address + \ 1453ad43ddacSmrg info->cp->indirectBuffer->used); \ 1454ad43ddacSmrg __count = 0; \ 1455209ff23fSmrg } \ 1456209ff23fSmrg} while (0) 1457209ff23fSmrg 1458209ff23fSmrg#define ADVANCE_RING() do { \ 1459ad43ddacSmrg if (info->cs) radeon_cs_end(info->cs, __FILE__, __func__, __LINE__); else { \ 1460ad43ddacSmrg if (info->cp->dma_begin_count-- != 1) { \ 1461209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, \ 1462209ff23fSmrg "ADVANCE_RING without begin at %s:%d\n", \ 1463209ff23fSmrg __FILE__, __LINE__); \ 1464b7e1c893Smrg info->cp->dma_begin_count = 0; \ 1465ad43ddacSmrg } \ 1466ad43ddacSmrg if (__count != __expected) { \ 1467209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_ERROR, \ 1468209ff23fSmrg "ADVANCE_RING count != expected (%d vs %d) at %s:%d\n", \ 1469209ff23fSmrg __count, __expected, __FILE__, __LINE__); \ 1470ad43ddacSmrg } \ 1471ad43ddacSmrg if (RADEON_VERBOSE) { \ 1472209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, \ 1473209ff23fSmrg "ADVANCE_RING() start: %d used: %d count: %d\n", \ 1474b7e1c893Smrg info->cp->indirectStart, \ 1475b7e1c893Smrg info->cp->indirectBuffer->used, \ 1476209ff23fSmrg __count * (int)sizeof(uint32_t)); \ 1477ad43ddacSmrg } \ 1478ad43ddacSmrg info->cp->indirectBuffer->used += __count * (int)sizeof(uint32_t); \ 1479209ff23fSmrg } \ 1480ad43ddacSmrg } while (0) 1481209ff23fSmrg 1482209ff23fSmrg#define OUT_RING(x) do { \ 1483209ff23fSmrg if (RADEON_VERBOSE) { \ 1484209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, \ 1485209ff23fSmrg " OUT_RING(0x%08x)\n", (unsigned int)(x)); \ 1486209ff23fSmrg } \ 1487ad43ddacSmrg if (info->cs) radeon_cs_write_dword(info->cs, (x)); else \ 1488209ff23fSmrg __head[__count++] = (x); \ 1489209ff23fSmrg} while (0) 1490209ff23fSmrg 1491209ff23fSmrg#define OUT_RING_REG(reg, val) \ 1492209ff23fSmrgdo { \ 1493209ff23fSmrg OUT_RING(CP_PACKET0(reg, 0)); \ 1494209ff23fSmrg OUT_RING(val); \ 1495209ff23fSmrg} while (0) 1496209ff23fSmrg 1497ad43ddacSmrg#define OUT_RING_RELOC(x, read_domains, write_domain) \ 1498ad43ddacSmrg do { \ 1499ad43ddacSmrg int _ret; \ 1500ad43ddacSmrg _ret = radeon_cs_write_reloc(info->cs, x, read_domains, write_domain, 0); \ 1501ad43ddacSmrg if (_ret) ErrorF("reloc emit failure %d\n", _ret); \ 1502ad43ddacSmrg } while(0) 1503ad43ddacSmrg 1504ad43ddacSmrg 1505209ff23fSmrg#define FLUSH_RING() \ 1506209ff23fSmrgdo { \ 1507209ff23fSmrg if (RADEON_VERBOSE) \ 1508209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, \ 1509209ff23fSmrg "FLUSH_RING in %s\n", __FUNCTION__); \ 1510ad43ddacSmrg if (info->cs) \ 1511ad43ddacSmrg radeon_cs_flush_indirect(pScrn); \ 1512ad43ddacSmrg else if (info->cp->indirectBuffer) \ 1513209ff23fSmrg RADEONCPFlushIndirect(pScrn, 0); \ 1514209ff23fSmrg} while (0) 1515209ff23fSmrg 1516209ff23fSmrg 1517209ff23fSmrg#define RADEON_WAIT_UNTIL_2D_IDLE() \ 1518209ff23fSmrgdo { \ 1519b7e1c893Smrg if (info->ChipFamily < CHIP_FAMILY_R600) { \ 1520b7e1c893Smrg BEGIN_RING(2); \ 1521b7e1c893Smrg OUT_RING(CP_PACKET0(RADEON_WAIT_UNTIL, 0)); \ 1522b7e1c893Smrg OUT_RING((RADEON_WAIT_2D_IDLECLEAN | \ 1523b7e1c893Smrg RADEON_WAIT_HOST_IDLECLEAN)); \ 1524b7e1c893Smrg ADVANCE_RING(); \ 1525b7e1c893Smrg } \ 1526209ff23fSmrg} while (0) 1527209ff23fSmrg 1528209ff23fSmrg#define RADEON_WAIT_UNTIL_3D_IDLE() \ 1529209ff23fSmrgdo { \ 1530b7e1c893Smrg if (info->ChipFamily < CHIP_FAMILY_R600) { \ 1531b7e1c893Smrg BEGIN_RING(2); \ 1532b7e1c893Smrg OUT_RING(CP_PACKET0(RADEON_WAIT_UNTIL, 0)); \ 1533b7e1c893Smrg OUT_RING((RADEON_WAIT_3D_IDLECLEAN | \ 1534b7e1c893Smrg RADEON_WAIT_HOST_IDLECLEAN)); \ 1535b7e1c893Smrg ADVANCE_RING(); \ 1536b7e1c893Smrg } \ 1537209ff23fSmrg} while (0) 1538209ff23fSmrg 1539209ff23fSmrg#define RADEON_WAIT_UNTIL_IDLE() \ 1540209ff23fSmrgdo { \ 1541209ff23fSmrg if (RADEON_VERBOSE) { \ 1542209ff23fSmrg xf86DrvMsg(pScrn->scrnIndex, X_INFO, \ 1543209ff23fSmrg "WAIT_UNTIL_IDLE() in %s\n", __FUNCTION__); \ 1544209ff23fSmrg } \ 1545b7e1c893Smrg if (info->ChipFamily < CHIP_FAMILY_R600) { \ 1546b7e1c893Smrg BEGIN_RING(2); \ 1547b7e1c893Smrg OUT_RING(CP_PACKET0(RADEON_WAIT_UNTIL, 0)); \ 1548b7e1c893Smrg OUT_RING((RADEON_WAIT_2D_IDLECLEAN | \ 1549b7e1c893Smrg RADEON_WAIT_3D_IDLECLEAN | \ 1550b7e1c893Smrg RADEON_WAIT_HOST_IDLECLEAN)); \ 1551b7e1c893Smrg ADVANCE_RING(); \ 1552b7e1c893Smrg } \ 1553209ff23fSmrg} while (0) 1554209ff23fSmrg 1555209ff23fSmrg#define RADEON_PURGE_CACHE() \ 1556209ff23fSmrgdo { \ 1557b7e1c893Smrg if (info->ChipFamily < CHIP_FAMILY_R600) { \ 1558b7e1c893Smrg BEGIN_RING(2); \ 1559b7e1c893Smrg if (info->ChipFamily <= CHIP_FAMILY_RV280) { \ 1560b7e1c893Smrg OUT_RING(CP_PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); \ 1561b7e1c893Smrg OUT_RING(RADEON_RB3D_DC_FLUSH_ALL); \ 1562b7e1c893Smrg } else { \ 1563b7e1c893Smrg OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); \ 1564b7e1c893Smrg OUT_RING(R300_RB3D_DC_FLUSH_ALL); \ 1565b7e1c893Smrg } \ 1566b7e1c893Smrg ADVANCE_RING(); \ 1567b7e1c893Smrg } \ 1568209ff23fSmrg} while (0) 1569209ff23fSmrg 1570209ff23fSmrg#define RADEON_PURGE_ZCACHE() \ 1571209ff23fSmrgdo { \ 1572b7e1c893Smrg if (info->ChipFamily < CHIP_FAMILY_R600) { \ 1573b7e1c893Smrg BEGIN_RING(2); \ 1574b7e1c893Smrg if (info->ChipFamily <= CHIP_FAMILY_RV280) { \ 1575b7e1c893Smrg OUT_RING(CP_PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); \ 1576b7e1c893Smrg OUT_RING(RADEON_RB3D_ZC_FLUSH_ALL); \ 1577b7e1c893Smrg } else { \ 1578b7e1c893Smrg OUT_RING(CP_PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0)); \ 1579b7e1c893Smrg OUT_RING(R300_ZC_FLUSH_ALL); \ 1580b7e1c893Smrg } \ 1581b7e1c893Smrg ADVANCE_RING(); \ 1582209ff23fSmrg } \ 1583209ff23fSmrg} while (0) 1584209ff23fSmrg 1585209ff23fSmrg#endif /* XF86DRI */ 1586209ff23fSmrg 1587b7e1c893Smrg#if defined(XF86DRI) && defined(USE_EXA) 1588ad43ddacSmrg 1589ad43ddacSmrg#ifdef XF86DRM_MODE 1590ad43ddacSmrg#define CS_FULL(cs) ((cs)->cdw > 15 * 1024) 1591ad43ddacSmrg#else 1592ad43ddacSmrg#define CS_FULL(cs) FALSE 1593ad43ddacSmrg#endif 1594ad43ddacSmrg 1595b7e1c893Smrg#define RADEON_SWITCH_TO_2D() \ 1596b7e1c893Smrgdo { \ 1597b7e1c893Smrg uint32_t flush = 0; \ 1598b7e1c893Smrg switch (info->accel_state->engineMode) { \ 1599b7e1c893Smrg case EXA_ENGINEMODE_UNKNOWN: \ 1600b7e1c893Smrg flush = 1; \ 1601ad43ddacSmrg break; \ 1602ad43ddacSmrg case EXA_ENGINEMODE_3D: \ 1603ad43ddacSmrg flush = !info->cs || CS_FULL(info->cs); \ 1604ad43ddacSmrg break; \ 1605b7e1c893Smrg case EXA_ENGINEMODE_2D: \ 1606ad43ddacSmrg flush = info->cs && CS_FULL(info->cs); \ 1607b7e1c893Smrg break; \ 1608b7e1c893Smrg } \ 1609ad43ddacSmrg if (flush) { \ 1610ad43ddacSmrg if (info->cs) \ 1611ad43ddacSmrg radeon_cs_flush_indirect(pScrn); \ 1612ad43ddacSmrg else if (info->directRenderingEnabled) \ 1613ad43ddacSmrg RADEONCPFlushIndirect(pScrn, 1); \ 1614ad43ddacSmrg } \ 1615b7e1c893Smrg info->accel_state->engineMode = EXA_ENGINEMODE_2D; \ 1616b7e1c893Smrg} while (0); 1617b7e1c893Smrg 1618b7e1c893Smrg#define RADEON_SWITCH_TO_3D() \ 1619b7e1c893Smrgdo { \ 1620b7e1c893Smrg uint32_t flush = 0; \ 1621b7e1c893Smrg switch (info->accel_state->engineMode) { \ 1622b7e1c893Smrg case EXA_ENGINEMODE_UNKNOWN: \ 1623b7e1c893Smrg flush = 1; \ 1624ad43ddacSmrg break; \ 1625ad43ddacSmrg case EXA_ENGINEMODE_2D: \ 1626ad43ddacSmrg flush = !info->cs || CS_FULL(info->cs); \ 1627ad43ddacSmrg break; \ 1628b7e1c893Smrg case EXA_ENGINEMODE_3D: \ 1629ad43ddacSmrg flush = info->cs && CS_FULL(info->cs); \ 1630b7e1c893Smrg break; \ 1631b7e1c893Smrg } \ 1632b7e1c893Smrg if (flush) { \ 1633ad43ddacSmrg if (info->cs) \ 1634ad43ddacSmrg radeon_cs_flush_indirect(pScrn); \ 1635ad43ddacSmrg else if (info->directRenderingEnabled) \ 1636b7e1c893Smrg RADEONCPFlushIndirect(pScrn, 1); \ 1637b7e1c893Smrg } \ 1638ad43ddacSmrg if (!info->accel_state->XInited3D) \ 1639ad43ddacSmrg RADEONInit3DEngine(pScrn); \ 1640b7e1c893Smrg info->accel_state->engineMode = EXA_ENGINEMODE_3D; \ 1641b7e1c893Smrg} while (0); 1642b7e1c893Smrg#else 1643b7e1c893Smrg#define RADEON_SWITCH_TO_2D() 1644b7e1c893Smrg#define RADEON_SWITCH_TO_3D() 1645b7e1c893Smrg#endif 1646b7e1c893Smrg 1647209ff23fSmrgstatic __inline__ void RADEON_MARK_SYNC(RADEONInfoPtr info, ScrnInfoPtr pScrn) 1648209ff23fSmrg{ 1649209ff23fSmrg#ifdef USE_EXA 1650209ff23fSmrg if (info->useEXA) 1651209ff23fSmrg exaMarkSync(pScrn->pScreen); 1652209ff23fSmrg#endif 1653209ff23fSmrg#ifdef USE_XAA 1654209ff23fSmrg if (!info->useEXA) 1655b7e1c893Smrg SET_SYNC_FLAG(info->accel_state->accel); 1656209ff23fSmrg#endif 1657209ff23fSmrg} 1658209ff23fSmrg 1659209ff23fSmrgstatic __inline__ void RADEON_SYNC(RADEONInfoPtr info, ScrnInfoPtr pScrn) 1660209ff23fSmrg{ 1661209ff23fSmrg#ifdef USE_EXA 1662b7e1c893Smrg if (info->useEXA && pScrn->pScreen) 1663209ff23fSmrg exaWaitSync(pScrn->pScreen); 1664209ff23fSmrg#endif 1665209ff23fSmrg#ifdef USE_XAA 1666b7e1c893Smrg if (!info->useEXA && info->accel_state->accel) 1667b7e1c893Smrg info->accel_state->accel->Sync(pScrn); 1668209ff23fSmrg#endif 1669209ff23fSmrg} 1670209ff23fSmrg 1671209ff23fSmrgstatic __inline__ void radeon_init_timeout(struct timeval *endtime, 1672209ff23fSmrg unsigned int timeout) 1673209ff23fSmrg{ 1674209ff23fSmrg gettimeofday(endtime, NULL); 1675209ff23fSmrg endtime->tv_usec += timeout; 1676209ff23fSmrg endtime->tv_sec += endtime->tv_usec / 1000000; 1677209ff23fSmrg endtime->tv_usec %= 1000000; 1678209ff23fSmrg} 1679209ff23fSmrg 1680209ff23fSmrgstatic __inline__ int radeon_timedout(const struct timeval *endtime) 1681209ff23fSmrg{ 1682209ff23fSmrg struct timeval now; 1683209ff23fSmrg gettimeofday(&now, NULL); 1684209ff23fSmrg return now.tv_sec == endtime->tv_sec ? 1685209ff23fSmrg now.tv_usec > endtime->tv_usec : now.tv_sec > endtime->tv_sec; 1686209ff23fSmrg} 1687209ff23fSmrg 1688ad43ddacSmrgenum { 1689ad43ddacSmrg RADEON_CREATE_PIXMAP_TILING_MACRO = 0x10000000, 1690ad43ddacSmrg RADEON_CREATE_PIXMAP_TILING_MICRO = 0x20000000, 1691ad43ddacSmrg}; 1692ad43ddacSmrg 1693209ff23fSmrg#endif /* _RADEON_H_ */ 1694