mga_dacG.c revision 6f68ce78
1fe5e51b7Smrg/*
2fe5e51b7Smrg * MGA-1064, MGA-G100, MGA-G200, MGA-G400, MGA-G550 RAMDAC driver
3fe5e51b7Smrg */
4fe5e51b7Smrg
5fe5e51b7Smrg#ifdef HAVE_CONFIG_H
6fe5e51b7Smrg#include "config.h"
7fe5e51b7Smrg#endif
8fe5e51b7Smrg
9fe5e51b7Smrg#include "colormapst.h"
10fe5e51b7Smrg
11fe5e51b7Smrg/* All drivers should typically include these */
12fe5e51b7Smrg#include "xf86.h"
13fe5e51b7Smrg#include "xf86_OSproc.h"
14fe5e51b7Smrg
15fe5e51b7Smrg/* Drivers that need to access the PCI config space directly need this */
16fe5e51b7Smrg#include "xf86Pci.h"
17fe5e51b7Smrg
18fe5e51b7Smrg#include "mga_reg.h"
19fe5e51b7Smrg#include "mga.h"
20fe5e51b7Smrg#include "mga_macros.h"
21fe5e51b7Smrg#include "mga_maven.h"
22fe5e51b7Smrg
23fe5e51b7Smrg#include "xf86DDC.h"
24fe5e51b7Smrg
25fe5e51b7Smrg#include <stdlib.h>
26fe5e51b7Smrg#include <unistd.h>
27fe5e51b7Smrg
28fe5e51b7Smrg/*
29fe5e51b7Smrg * implementation
30fe5e51b7Smrg */
31fe5e51b7Smrg
32fe5e51b7Smrg#define DACREGSIZE 0x50
33fe5e51b7Smrg
34fe5e51b7Smrg/*
35fe5e51b7Smrg * Only change bits shown in this mask.  Ideally reserved bits should be
36fe5e51b7Smrg * zeroed here.  Also, don't change the vgaioen bit here since it is
37fe5e51b7Smrg * controlled elsewhere.
38fe5e51b7Smrg *
39fe5e51b7Smrg * XXX These settings need to be checked.
40fe5e51b7Smrg */
41fe5e51b7Smrg#define OPTION1_MASK	0xFFFFFEFF
42fe5e51b7Smrg#define OPTION2_MASK	0xFFFFFFFF
43fe5e51b7Smrg#define OPTION3_MASK	0xFFFFFFFF
44fe5e51b7Smrg
45fe5e51b7Smrg#define OPTION1_MASK_PRIMARY	0xFFFC0FF
46fe5e51b7Smrg
47fe5e51b7Smrgstatic void MGAGRamdacInit(ScrnInfoPtr);
48fe5e51b7Smrgstatic void MGAGSave(ScrnInfoPtr, vgaRegPtr, MGARegPtr, Bool);
49fe5e51b7Smrgstatic void MGAGRestore(ScrnInfoPtr, vgaRegPtr, MGARegPtr, Bool);
50fe5e51b7Smrgstatic Bool MGAGInit(ScrnInfoPtr, DisplayModePtr);
51fe5e51b7Smrgstatic void MGAGLoadPalette(ScrnInfoPtr, int, int*, LOCO*, VisualPtr);
52fe5e51b7Smrgstatic Bool MGAG_i2cInit(ScrnInfoPtr pScrn);
53fe5e51b7Smrg
546f68ce78Smrg#define P_ARRAY_SIZE 9
556f68ce78Smrg
566f68ce78Smrgvoid
576f68ce78SmrgMGAG200E4ComputePLLParam(ScrnInfoPtr pScrn, long lFo, int *M, int *N, int *P)
586f68ce78Smrg{
596f68ce78Smrg    unsigned int ulComputedFo;
606f68ce78Smrg    unsigned int ulFDelta;
616f68ce78Smrg    unsigned int ulFPermitedDelta;
626f68ce78Smrg    unsigned int ulFTmpDelta;
636f68ce78Smrg    unsigned int ulVCOMax, ulVCOMin;
646f68ce78Smrg    unsigned int ulTestP;
656f68ce78Smrg    unsigned int ulTestM;
666f68ce78Smrg    unsigned int ulTestN;
676f68ce78Smrg    unsigned int ulFoInternal;
686f68ce78Smrg    unsigned int ulPLLFreqRef;
696f68ce78Smrg    unsigned int pulPValues[P_ARRAY_SIZE] = {16, 14, 12, 10, 8, 6, 4, 2, 1};
706f68ce78Smrg    unsigned int i;
716f68ce78Smrg    unsigned int ulVCO;
726f68ce78Smrg    unsigned int ulFVV;
736f68ce78Smrg
746f68ce78Smrg    ulVCOMax        = 1600000;
756f68ce78Smrg    ulVCOMin        = 800000;
766f68ce78Smrg    ulPLLFreqRef    = 25000;
776f68ce78Smrg
786f68ce78Smrg    if(lFo < 25000)
796f68ce78Smrg        lFo = 25000;
806f68ce78Smrg
816f68ce78Smrg    ulFoInternal = lFo * 2;
826f68ce78Smrg
836f68ce78Smrg    ulFDelta = 0xFFFFFFFF;
846f68ce78Smrg    /* Permited delta is 0.5% as VESA Specification */
856f68ce78Smrg    ulFPermitedDelta = ulFoInternal * 5 / 1000;
866f68ce78Smrg
876f68ce78Smrg    for (i = 0 ; i < P_ARRAY_SIZE ; i++)
886f68ce78Smrg    {
896f68ce78Smrg        ulTestP = pulPValues[i];
906f68ce78Smrg
916f68ce78Smrg        if ((ulFoInternal * ulTestP) > ulVCOMax) continue;
926f68ce78Smrg        if ((ulFoInternal * ulTestP) < ulVCOMin) continue;
936f68ce78Smrg
946f68ce78Smrg        for (ulTestN = 50; ulTestN <= 256; ulTestN++) {
956f68ce78Smrg            for (ulTestM = 1; ulTestM <= 32; ulTestM++) {
966f68ce78Smrg                ulComputedFo = (ulPLLFreqRef * ulTestN) / (ulTestM * ulTestP);
976f68ce78Smrg                if (ulComputedFo > ulFoInternal)
986f68ce78Smrg                    ulFTmpDelta = ulComputedFo - ulFoInternal;
996f68ce78Smrg                else
1006f68ce78Smrg                    ulFTmpDelta = ulFoInternal - ulComputedFo;
1016f68ce78Smrg
1026f68ce78Smrg                if (ulFTmpDelta < ulFDelta) {
1036f68ce78Smrg                    ulFDelta = ulFTmpDelta;
1046f68ce78Smrg                    *M = ulTestM - 1;
1056f68ce78Smrg                    *N = ulTestN - 1;
1066f68ce78Smrg                    *P = ulTestP - 1;
1076f68ce78Smrg                }
1086f68ce78Smrg            }
1096f68ce78Smrg        }
1106f68ce78Smrg    }
1116f68ce78Smrg
1126f68ce78Smrg    ulVCO = ulPLLFreqRef * ((*N)+1) / ((*M)+1);
1136f68ce78Smrg    ulFVV = (ulVCO - 800000) / 50000;
1146f68ce78Smrg
1156f68ce78Smrg    if (ulFVV > 15)
1166f68ce78Smrg        ulFVV = 15;
1176f68ce78Smrg
1186f68ce78Smrg    *P |= (ulFVV << 4);
1196f68ce78Smrg
1206f68ce78Smrg    *M |= 0x80;
1216f68ce78Smrg}
1226f68ce78Smrg
123fe5e51b7Smrgstatic void
124fe5e51b7SmrgMGAG200SEComputePLLParam(ScrnInfoPtr pScrn, long lFo, int *M, int *N, int *P)
125fe5e51b7Smrg{
126fe5e51b7Smrg    unsigned int ulComputedFo;
127fe5e51b7Smrg    unsigned int ulFDelta;
128fe5e51b7Smrg    unsigned int ulFPermitedDelta;
129fe5e51b7Smrg    unsigned int ulFTmpDelta;
130fe5e51b7Smrg    unsigned int ulVCOMax, ulVCOMin;
131fe5e51b7Smrg    unsigned int ulTestP;
132fe5e51b7Smrg    unsigned int ulTestM;
133fe5e51b7Smrg    unsigned int ulTestN;
134fe5e51b7Smrg    unsigned int ulPLLFreqRef;
135fe5e51b7Smrg
136fe5e51b7Smrg    ulVCOMax        = 320000;
137fe5e51b7Smrg    ulVCOMin        = 160000;
138fe5e51b7Smrg    ulPLLFreqRef    = 25000;
139fe5e51b7Smrg
140fe5e51b7Smrg    ulFDelta = 0xFFFFFFFF;
141fe5e51b7Smrg    /* Permited delta is 0.5% as VESA Specification */
142fe5e51b7Smrg    ulFPermitedDelta = lFo * 5 / 1000;
143fe5e51b7Smrg
144fe5e51b7Smrg    /* Then we need to minimize the M while staying within 0.5% */
145fe5e51b7Smrg    for (ulTestP = 8; ulTestP > 0; ulTestP >>= 1) {
146eda3803bSmrg        if ((lFo * ulTestP) > ulVCOMax) continue;
147eda3803bSmrg        if ((lFo * ulTestP) < ulVCOMin) continue;
148eda3803bSmrg
149eda3803bSmrg        for (ulTestN = 17; ulTestN <= 256; ulTestN++) {
150eda3803bSmrg            for (ulTestM = 1; ulTestM <= 32; ulTestM++) {
151eda3803bSmrg                ulComputedFo = (ulPLLFreqRef * ulTestN) / (ulTestM * ulTestP);
152eda3803bSmrg                if (ulComputedFo > lFo)
153eda3803bSmrg                    ulFTmpDelta = ulComputedFo - lFo;
154eda3803bSmrg                else
155eda3803bSmrg                    ulFTmpDelta = lFo - ulComputedFo;
156eda3803bSmrg
157eda3803bSmrg                if (ulFTmpDelta < ulFDelta) {
158eda3803bSmrg                    ulFDelta = ulFTmpDelta;
159eda3803bSmrg                    *M = ulTestM - 1;
160eda3803bSmrg                    *N = ulTestN - 1;
161eda3803bSmrg                    *P = ulTestP - 1;
162eda3803bSmrg                }
163eda3803bSmrg            }
164eda3803bSmrg        }
165eda3803bSmrg    }
166eda3803bSmrg}
167eda3803bSmrg
168eda3803bSmrgstatic void
169eda3803bSmrgMGAG200EVComputePLLParam(ScrnInfoPtr pScrn, long lFo, int *M, int *N, int *P)
170eda3803bSmrg{
171eda3803bSmrg    unsigned int ulComputedFo;
172eda3803bSmrg    unsigned int ulFDelta;
173eda3803bSmrg    unsigned int ulFPermitedDelta;
174eda3803bSmrg    unsigned int ulFTmpDelta;
175eda3803bSmrg    unsigned int ulTestP;
176eda3803bSmrg    unsigned int ulTestM;
177eda3803bSmrg    unsigned int ulTestN;
178eda3803bSmrg    unsigned int ulVCOMax;
179eda3803bSmrg    unsigned int ulVCOMin;
180eda3803bSmrg    unsigned int ulPLLFreqRef;
181eda3803bSmrg
182eda3803bSmrg    ulVCOMax        = 550000;
183eda3803bSmrg    ulVCOMin        = 150000;
184eda3803bSmrg    ulPLLFreqRef    = 50000;
185eda3803bSmrg
186eda3803bSmrg    ulFDelta = 0xFFFFFFFF;
187eda3803bSmrg    /* Permited delta is 0.5% as VESA Specification */
188eda3803bSmrg    ulFPermitedDelta = lFo * 5 / 1000;
189eda3803bSmrg
190eda3803bSmrg    /* Then we need to minimize the M while staying within 0.5% */
191eda3803bSmrg    for (ulTestP = 16; ulTestP > 0; ulTestP--) {
192fe5e51b7Smrg	if ((lFo * ulTestP) > ulVCOMax) continue;
193fe5e51b7Smrg	if ((lFo * ulTestP) < ulVCOMin) continue;
194fe5e51b7Smrg
195eda3803bSmrg	for (ulTestN = 1; ulTestN <= 256; ulTestN++) {
196eda3803bSmrg	    for (ulTestM = 1; ulTestM <= 16; ulTestM++) {
197fe5e51b7Smrg		ulComputedFo = (ulPLLFreqRef * ulTestN) / (ulTestM * ulTestP);
198fe5e51b7Smrg		if (ulComputedFo > lFo)
199fe5e51b7Smrg		    ulFTmpDelta = ulComputedFo - lFo;
200fe5e51b7Smrg		else
201fe5e51b7Smrg		    ulFTmpDelta = lFo - ulComputedFo;
202fe5e51b7Smrg
203fe5e51b7Smrg		if (ulFTmpDelta < ulFDelta) {
204eda3803bSmrg			ulFDelta = ulFTmpDelta;
205eda3803bSmrg			*M = (CARD8)(ulTestM - 1);
206eda3803bSmrg			*N = (CARD8)(ulTestN - 1);
207eda3803bSmrg			*P = (CARD8)(ulTestP - 1);
208eda3803bSmrg		}
209eda3803bSmrg	    }
210eda3803bSmrg	}
211eda3803bSmrg    }
212eda3803bSmrg#if DEBUG
213eda3803bSmrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO,
214eda3803bSmrg		   "lFo=%ld n=0x%x m=0x%x p=0x%x \n",
215eda3803bSmrg		   lFo, *N, *M, *P );
216eda3803bSmrg#endif
217eda3803bSmrg}
218eda3803bSmrg
219eda3803bSmrgstatic void
220eda3803bSmrgMGAG200WBComputePLLParam(ScrnInfoPtr pScrn, long lFo, int *M, int *N, int *P)
221eda3803bSmrg{
222eda3803bSmrg    unsigned int ulComputedFo;
223eda3803bSmrg    unsigned int ulFDelta;
224eda3803bSmrg    unsigned int ulFPermitedDelta;
225eda3803bSmrg    unsigned int ulFTmpDelta;
226eda3803bSmrg    unsigned int ulVCOMax, ulVCOMin;
227eda3803bSmrg    unsigned int ulTestP;
228eda3803bSmrg    unsigned int ulTestM;
229eda3803bSmrg    unsigned int ulTestN;
230eda3803bSmrg    unsigned int ulPLLFreqRef;
231eda3803bSmrg    unsigned int ulTestPStart;
232eda3803bSmrg    unsigned int ulTestNStart;
233eda3803bSmrg    unsigned int ulTestNEnd;
234eda3803bSmrg    unsigned int ulTestMStart;
235eda3803bSmrg    unsigned int ulTestMEnd;
236eda3803bSmrg
237eda3803bSmrg    ulVCOMax        = 550000;
238eda3803bSmrg    ulVCOMin        = 150000;
239eda3803bSmrg    ulPLLFreqRef    = 48000;
240eda3803bSmrg    ulTestPStart    = 1;
241eda3803bSmrg    ulTestNStart    = 1;
242eda3803bSmrg    ulTestNEnd      = 150;
243eda3803bSmrg    ulTestMStart    = 1;
244eda3803bSmrg    ulTestMEnd      = 16;
245eda3803bSmrg
246eda3803bSmrg    ulFDelta = 0xFFFFFFFF;
247eda3803bSmrg    /* Permited delta is 0.5% as VESA Specification */
248eda3803bSmrg    ulFPermitedDelta = lFo * 5 / 1000;
249eda3803bSmrg
250eda3803bSmrg    /* Then we need to minimize the M while staying within 0.5% */
251eda3803bSmrg    for (ulTestP = ulTestPStart; ulTestP < 9; ulTestP++) {
252eda3803bSmrg	if ((lFo * ulTestP) > ulVCOMax) continue;
253eda3803bSmrg	if ((lFo * ulTestP) < ulVCOMin) continue;
254eda3803bSmrg
255eda3803bSmrg        for (ulTestM = ulTestMStart; ulTestM <= ulTestMEnd; ulTestM++) {
256eda3803bSmrg	   for (ulTestN = ulTestNStart; ulTestN <= ulTestNEnd; ulTestN++) {
257eda3803bSmrg		ulComputedFo = (ulPLLFreqRef * ulTestN) / (ulTestM * ulTestP);
258eda3803bSmrg		if (ulComputedFo > lFo)
259eda3803bSmrg			ulFTmpDelta = ulComputedFo - lFo;
260eda3803bSmrg		else
261eda3803bSmrg			ulFTmpDelta = lFo - ulComputedFo;
262eda3803bSmrg
263eda3803bSmrg		if (ulFTmpDelta < ulFDelta) {
264eda3803bSmrg			ulFDelta = ulFTmpDelta;
265eda3803bSmrg        		*M = (CARD8)(ulTestM - 1) | (CARD8)(((ulTestN -1) >> 1) & 0x80);
266eda3803bSmrg			*N = (CARD8)(ulTestN - 1);
267eda3803bSmrg			*P = (CARD8)(ulTestP - 1);
268fe5e51b7Smrg		}
269fe5e51b7Smrg	    }
270fe5e51b7Smrg	}
271fe5e51b7Smrg    }
272eda3803bSmrg#if DEBUG
273eda3803bSmrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO,
274eda3803bSmrg		   "lFo=%ld n=0x%x m=0x%x p=0x%x \n",
275eda3803bSmrg		   lFo, *N, *M, *P );
276eda3803bSmrg#endif
277fe5e51b7Smrg}
278fe5e51b7Smrg
2796f68ce78Smrgvoid
2806f68ce78SmrgMGAG200EW3ComputePLLParam(ScrnInfoPtr pScrn ,long lFo, int *M, int *N, int *P)
2816f68ce78Smrg{
2826f68ce78Smrg    unsigned int ulComputedFo;
2836f68ce78Smrg    unsigned int ulFDelta;
2846f68ce78Smrg    unsigned int ulFPermitedDelta;
2856f68ce78Smrg    unsigned int ulFTmpDelta;
2866f68ce78Smrg    unsigned int ulVCOMax, ulVCOMin;
2876f68ce78Smrg    unsigned int ulTestP1;
2886f68ce78Smrg    unsigned int ulTestP2;
2896f68ce78Smrg    unsigned int ulTestM;
2906f68ce78Smrg    unsigned int ulTestN;
2916f68ce78Smrg    unsigned int ulPLLFreqRef;
2926f68ce78Smrg    unsigned int ulTestP1Start;
2936f68ce78Smrg    unsigned int ulTestP1End;
2946f68ce78Smrg    unsigned int ulTestP2Start;
2956f68ce78Smrg    unsigned int ulTestP2End;
2966f68ce78Smrg    unsigned int ulTestMStart;
2976f68ce78Smrg    unsigned int ulTestMEnd;
2986f68ce78Smrg    unsigned int ulTestNStart;
2996f68ce78Smrg    unsigned int ulTestNEnd;
3006f68ce78Smrg
3016f68ce78Smrg    ulVCOMax        = 800000;
3026f68ce78Smrg    ulVCOMin        = 400000;
3036f68ce78Smrg    ulPLLFreqRef    = 25000;
3046f68ce78Smrg    ulTestP1Start   = 1;
3056f68ce78Smrg    ulTestP1End     = 8;
3066f68ce78Smrg    ulTestP2Start   = 1;
3076f68ce78Smrg    ulTestP2End     = 8;
3086f68ce78Smrg    ulTestMStart    = 1;
3096f68ce78Smrg    ulTestMEnd      = 26;
3106f68ce78Smrg    ulTestNStart    = 32;
3116f68ce78Smrg    ulTestNEnd      = 2048;
3126f68ce78Smrg
3136f68ce78Smrg    ulFDelta = 0xFFFFFFFF;
3146f68ce78Smrg    /* Permited delta is 0.5% as VESA Specification */
3156f68ce78Smrg    ulFPermitedDelta = lFo * 5 / 1000;
3166f68ce78Smrg
3176f68ce78Smrg    /* Then we need to minimize the M while staying within 0.5% */
3186f68ce78Smrg    for (ulTestP1 = ulTestP1Start; ulTestP1 < ulTestP1End; ulTestP1++) {
3196f68ce78Smrg        for (ulTestP2 = ulTestP2Start; ulTestP2 < ulTestP2End; ulTestP2++) {
3206f68ce78Smrg            if (ulTestP1 < ulTestP2) continue;
3216f68ce78Smrg            if ((lFo * ulTestP1 * ulTestP2) > ulVCOMax) continue;
3226f68ce78Smrg            if ((lFo * ulTestP1 * ulTestP2) < ulVCOMin) continue;
3236f68ce78Smrg
3246f68ce78Smrg            for (ulTestM = ulTestMStart; ulTestM < ulTestMEnd; ulTestM++) {
3256f68ce78Smrg                for (ulTestN = ulTestNStart; ulTestN < ulTestNEnd; ulTestN++) {
3266f68ce78Smrg                    ulComputedFo = (ulPLLFreqRef * ulTestN) / (ulTestM * ulTestP1 * ulTestP2);
3276f68ce78Smrg                    if (ulComputedFo > lFo)
3286f68ce78Smrg                        ulFTmpDelta = ulComputedFo - lFo;
3296f68ce78Smrg                    else
3306f68ce78Smrg                        ulFTmpDelta = lFo - ulComputedFo;
3316f68ce78Smrg
3326f68ce78Smrg                    if (ulFTmpDelta < ulFDelta) {
3336f68ce78Smrg                        ulFDelta = ulFTmpDelta;
3346f68ce78Smrg                        *M = (CARD8)((ulTestN & 0x100) >> 1) |
3356f68ce78Smrg                             (CARD8)(ulTestM);
3366f68ce78Smrg                        *N = (CARD8)(ulTestN & 0xFF);
3376f68ce78Smrg                        *P = (CARD8)((ulTestN & 0x600) >> 3) |
3386f68ce78Smrg                             (CARD8)(ulTestP2 << 3) |
3396f68ce78Smrg                             (CARD8)ulTestP1;
3406f68ce78Smrg                    }
3416f68ce78Smrg                }
3426f68ce78Smrg            }
3436f68ce78Smrg        }
3446f68ce78Smrg    }
3456f68ce78Smrg}
3466f68ce78Smrg
347a31a186aSmrgstatic void
348a31a186aSmrgMGAG200EHComputePLLParam(ScrnInfoPtr pScrn, long lFo, int *M, int *N, int *P)
349a31a186aSmrg{
350a31a186aSmrg    unsigned int ulComputedFo;
351a31a186aSmrg    unsigned int ulFDelta;
352a31a186aSmrg    unsigned int ulFPermitedDelta;
353a31a186aSmrg    unsigned int ulFTmpDelta;
354a31a186aSmrg    unsigned int ulTestP;
355a31a186aSmrg    unsigned int ulTestM;
356a31a186aSmrg    unsigned int ulTestN;
357a31a186aSmrg    unsigned int ulVCOMax;
358a31a186aSmrg    unsigned int ulVCOMin;
359a31a186aSmrg    unsigned int ulPLLFreqRef;
360a31a186aSmrg
361a31a186aSmrg    ulVCOMax        = 800000;
362a31a186aSmrg    ulVCOMin        = 400000;
363a31a186aSmrg    ulPLLFreqRef    = 33333;
364a31a186aSmrg
365a31a186aSmrg    ulFDelta = 0xFFFFFFFF;
366a31a186aSmrg    /* Permited delta is 0.5% as VESA Specification */
367a31a186aSmrg    ulFPermitedDelta = lFo * 5 / 1000;
368a31a186aSmrg
369a31a186aSmrg    /* Then we need to minimize the M while staying within 0.5% */
370a31a186aSmrg    for (ulTestP = 16; ulTestP > 0; ulTestP>>= 1) {
371a31a186aSmrg        if ((lFo * ulTestP) > ulVCOMax) continue;
372a31a186aSmrg        if ((lFo * ulTestP) < ulVCOMin) continue;
373a31a186aSmrg
374a31a186aSmrg        for (ulTestM = 1; ulTestM <= 32; ulTestM++) {
375a31a186aSmrg           for (ulTestN = 17; ulTestN <= 256; ulTestN++) {
376a31a186aSmrg               ulComputedFo = (ulPLLFreqRef * ulTestN) / (ulTestM * ulTestP);
377a31a186aSmrg               if (ulComputedFo > lFo)
378a31a186aSmrg		           ulFTmpDelta = ulComputedFo - lFo;
379a31a186aSmrg               else
380a31a186aSmrg                   ulFTmpDelta = lFo - ulComputedFo;
381a31a186aSmrg
382a31a186aSmrg               if (ulFTmpDelta < ulFDelta) {
383a31a186aSmrg                   ulFDelta = ulFTmpDelta;
384a31a186aSmrg                   *M = (CARD8)(ulTestM - 1);
385a31a186aSmrg                   *N = (CARD8)(ulTestN - 1);
386a31a186aSmrg                   *P = (CARD8)(ulTestP - 1);
387a31a186aSmrg               }
388a31a186aSmrg
389a31a186aSmrg               if ((lFo * ulTestP) >= 600000)
390a31a186aSmrg                   *P |= 0x80;
391a31a186aSmrg           }
392a31a186aSmrg        }
393a31a186aSmrg    }
394a31a186aSmrg}
395a31a186aSmrg
396eda3803bSmrgstatic void
397eda3803bSmrgMGAG200EVPIXPLLSET(ScrnInfoPtr pScrn, MGARegPtr mgaReg)
398eda3803bSmrg{
399eda3803bSmrg    MGAPtr pMga = MGAPTR(pScrn);
400eda3803bSmrg
401eda3803bSmrg    unsigned char ucTempByte, ucPixCtrl;
402eda3803bSmrg
403eda3803bSmrg    // Set pixclkdis to 1
404eda3803bSmrg    ucPixCtrl = inMGAdac(MGA1064_PIX_CLK_CTL);
405eda3803bSmrg    ucPixCtrl |= MGA1064_PIX_CLK_CTL_CLK_DIS;
406eda3803bSmrg    outMGAdac(MGA1064_PIX_CLK_CTL, ucPixCtrl);
407eda3803bSmrg
408eda3803bSmrg    // Select PLL Set C
409eda3803bSmrg    ucTempByte = INREG8(MGAREG_MEM_MISC_READ);
410eda3803bSmrg    ucTempByte |= 0x3<<2; //select MGA pixel clock
411eda3803bSmrg    OUTREG8(MGAREG_MEM_MISC_WRITE, ucTempByte);
412eda3803bSmrg
413eda3803bSmrg    // Set pixlock to 0
414eda3803bSmrg    ucTempByte = inMGAdac(MGA1064_PIX_PLL_STAT);
415eda3803bSmrg    outMGAdac(MGA1064_PIX_PLL_STAT, ucTempByte & ~0x40);
416eda3803bSmrg
417eda3803bSmrg    //    Set pix_stby to 1
418eda3803bSmrg    ucPixCtrl |= MGA1064_PIX_CLK_CTL_CLK_POW_DOWN;
419eda3803bSmrg    outMGAdac(MGA1064_PIX_CLK_CTL, ucPixCtrl);
420eda3803bSmrg
421eda3803bSmrg    // Program the Pixel PLL Register
422eda3803bSmrg    outMGAdac(MGA1064_EV_PIX_PLLC_M, mgaReg->PllM);
423eda3803bSmrg    outMGAdac(MGA1064_EV_PIX_PLLC_N, mgaReg->PllN);
424eda3803bSmrg    outMGAdac(MGA1064_EV_PIX_PLLC_P, mgaReg->PllP);
425eda3803bSmrg
426eda3803bSmrg    // Wait 50 us
427eda3803bSmrg    usleep(50);
428eda3803bSmrg
429eda3803bSmrg    // Set pix_stby to 0
430eda3803bSmrg    ucPixCtrl &= ~MGA1064_PIX_CLK_CTL_CLK_POW_DOWN;
431eda3803bSmrg    outMGAdac(MGA1064_PIX_CLK_CTL, ucPixCtrl);
432eda3803bSmrg
433eda3803bSmrg    // Wait 500 us
434eda3803bSmrg    usleep(500);
435eda3803bSmrg
436eda3803bSmrg    // Select the pixel PLL by setting pixclksel to 1
437eda3803bSmrg    ucTempByte = inMGAdac(MGA1064_PIX_CLK_CTL);
438eda3803bSmrg    ucTempByte &= ~MGA1064_PIX_CLK_CTL_SEL_MSK;
439eda3803bSmrg    ucTempByte |= MGA1064_PIX_CLK_CTL_SEL_PLL;
440eda3803bSmrg    outMGAdac(MGA1064_PIX_CLK_CTL, ucTempByte);
441eda3803bSmrg
442eda3803bSmrg    // Set pixlock to 1
443eda3803bSmrg    ucTempByte = inMGAdac(MGA1064_PIX_PLL_STAT);
444eda3803bSmrg    outMGAdac(MGA1064_PIX_CLK_CTL, ucTempByte | 0x40);
445eda3803bSmrg
446eda3803bSmrg    // Reset dotclock rate bit.
447eda3803bSmrg    ucTempByte = INREG8(MGAREG_MEM_MISC_READ);
448eda3803bSmrg    ucTempByte |= 0x3<<2; //select MGA pixel clock
449eda3803bSmrg    OUTREG8(MGAREG_MEM_MISC_WRITE, ucTempByte);
450eda3803bSmrg
451eda3803bSmrg    OUTREG8(MGAREG_SEQ_INDEX, 1);
452eda3803bSmrg    ucTempByte = INREG8(MGAREG_SEQ_DATA);
453eda3803bSmrg    OUTREG8(MGAREG_SEQ_DATA, ucTempByte & ~0x8);
454eda3803bSmrg
455eda3803bSmrg    // Set pixclkdis to 0
456eda3803bSmrg    ucTempByte = inMGAdac(MGA1064_PIX_CLK_CTL);
457eda3803bSmrg    ucTempByte &= ~MGA1064_PIX_CLK_CTL_CLK_DIS;
458eda3803bSmrg    outMGAdac(MGA1064_PIX_CLK_CTL, ucTempByte);
459eda3803bSmrg}
460eda3803bSmrg
461eda3803bSmrgstatic void
462eda3803bSmrgMGAG200WBPIXPLLSET(ScrnInfoPtr pScrn, MGARegPtr mgaReg)
463eda3803bSmrg{
464eda3803bSmrg    MGAPtr pMga = MGAPTR(pScrn);
465eda3803bSmrg
466eda3803bSmrg    unsigned long ulLoopCount, ulLockCheckIterations = 0, ulTempCount, ulVCount;
467eda3803bSmrg    unsigned char ucTempByte, ucPixCtrl, ucPLLLocked = FALSE;
468eda3803bSmrg
469eda3803bSmrg    while(ulLockCheckIterations <= 32 && ucPLLLocked == FALSE)
470eda3803bSmrg    {
471eda3803bSmrg        if(ulLockCheckIterations > 0)
472eda3803bSmrg        {
473eda3803bSmrg            OUTREG8(MGAREG_CRTCEXT_INDEX, 0x1E);
474eda3803bSmrg            ucTempByte = INREG8(MGAREG_CRTCEXT_DATA);
475eda3803bSmrg            if(ucTempByte < 0xFF)
476eda3803bSmrg            {
477eda3803bSmrg                OUTREG8(MGAREG_CRTCEXT_DATA, ucTempByte+1);
478eda3803bSmrg            }
479eda3803bSmrg        }
480eda3803bSmrg
481eda3803bSmrg        // Set pixclkdis to 1
482eda3803bSmrg        ucPixCtrl = inMGAdac(MGA1064_PIX_CLK_CTL);
483eda3803bSmrg        ucPixCtrl |= MGA1064_PIX_CLK_CTL_CLK_DIS;
484eda3803bSmrg        outMGAdac(MGA1064_PIX_CLK_CTL, ucPixCtrl);
485eda3803bSmrg
486eda3803bSmrg        ucTempByte = inMGAdac(MGA1064_REMHEADCTL);
487eda3803bSmrg        ucTempByte |= MGA1064_REMHEADCTL_CLKDIS;
488eda3803bSmrg        outMGAdac(MGA1064_REMHEADCTL, ucTempByte);
489eda3803bSmrg
490eda3803bSmrg        // Select PLL Set C
491eda3803bSmrg        ucTempByte = INREG8(MGAREG_MEM_MISC_READ);
492eda3803bSmrg        ucTempByte |= 0x3<<2; //select MGA pixel clock
493eda3803bSmrg        OUTREG8(MGAREG_MEM_MISC_WRITE, ucTempByte);
494eda3803bSmrg
495eda3803bSmrg        ucPixCtrl |= MGA1064_PIX_CLK_CTL_CLK_POW_DOWN | 0x80;
496eda3803bSmrg        outMGAdac(MGA1064_PIX_CLK_CTL, ucPixCtrl);
497eda3803bSmrg
498eda3803bSmrg        // Wait 500 us
499eda3803bSmrg        usleep(500);
500eda3803bSmrg
501eda3803bSmrg        // Reset the PLL
502eda3803bSmrg        //   When we are varying the output frequency by more than
503eda3803bSmrg        //   10%, we must reset the PLL. However to be prudent, we
504eda3803bSmrg        //   will reset it each time that we are changing it.
505eda3803bSmrg        ucTempByte = inMGAdac(MGA1064_VREF_CTL);
506eda3803bSmrg        ucTempByte &= ~0x04;
507eda3803bSmrg        outMGAdac(MGA1064_VREF_CTL, ucTempByte );
508eda3803bSmrg
509eda3803bSmrg        // Wait 50 us
510eda3803bSmrg        usleep(50);
511eda3803bSmrg
512eda3803bSmrg        // Program the Pixel PLL Register
513eda3803bSmrg        outMGAdac(MGA1064_WB_PIX_PLLC_N, mgaReg->PllN);
514a31a186aSmrg        outMGAdac(MGA1064_WB_PIX_PLLC_M, mgaReg->PllM);
515eda3803bSmrg        outMGAdac(MGA1064_WB_PIX_PLLC_P, mgaReg->PllP);
516eda3803bSmrg
517eda3803bSmrg        // Wait 50 us
518eda3803bSmrg        usleep(50);
519eda3803bSmrg
520eda3803bSmrg        // Turning the PLL on
521eda3803bSmrg        ucTempByte = inMGAdac(MGA1064_VREF_CTL);
522eda3803bSmrg        ucTempByte |= 0x04;
523eda3803bSmrg        outMGAdac(MGA1064_VREF_CTL, ucTempByte );
524eda3803bSmrg
525eda3803bSmrg        // Wait 500 us
526eda3803bSmrg        usleep(500);
527eda3803bSmrg
528eda3803bSmrg        // Select the pixel PLL by setting pixclksel to 1
529eda3803bSmrg        ucTempByte = inMGAdac(MGA1064_PIX_CLK_CTL);
530eda3803bSmrg        ucTempByte &= ~MGA1064_PIX_CLK_CTL_SEL_MSK;
531eda3803bSmrg        ucTempByte |= MGA1064_PIX_CLK_CTL_SEL_PLL;
532eda3803bSmrg        outMGAdac(MGA1064_PIX_CLK_CTL, ucTempByte);
533eda3803bSmrg
534eda3803bSmrg        ucTempByte = inMGAdac(MGA1064_REMHEADCTL);
535eda3803bSmrg        ucTempByte &= ~MGA1064_REMHEADCTL_CLKSL_MSK;
536eda3803bSmrg        ucTempByte |= MGA1064_REMHEADCTL_CLKSL_PLL;
537eda3803bSmrg        outMGAdac(MGA1064_REMHEADCTL, ucTempByte);
538eda3803bSmrg
539eda3803bSmrg        // Reset dotclock rate bit.
540eda3803bSmrg        OUTREG8(MGAREG_SEQ_INDEX, 1);
541eda3803bSmrg        ucTempByte = INREG8(MGAREG_SEQ_DATA);
542eda3803bSmrg        OUTREG8(MGAREG_SEQ_DATA, ucTempByte & ~0x8);
543eda3803bSmrg
544eda3803bSmrg        // Set pixclkdis to 0
545eda3803bSmrg        ucTempByte = inMGAdac(MGA1064_PIX_CLK_CTL);
546eda3803bSmrg        ucTempByte &= ~MGA1064_PIX_CLK_CTL_CLK_DIS;
547eda3803bSmrg        outMGAdac(MGA1064_PIX_CLK_CTL, ucTempByte);
548eda3803bSmrg
549eda3803bSmrg        // Poll VCount. If it increments twice inside 150us,
550eda3803bSmrg        // we assume that the PLL has locked.
551eda3803bSmrg        ulLoopCount = 0;
552eda3803bSmrg        ulVCount = INREG(MGAREG_VCOUNT);
553eda3803bSmrg
554eda3803bSmrg        while(ulLoopCount < 30 && ucPLLLocked == FALSE)
555eda3803bSmrg        {
556eda3803bSmrg            ulTempCount = INREG(MGAREG_VCOUNT);
557eda3803bSmrg
558eda3803bSmrg            if(ulTempCount < ulVCount)
559eda3803bSmrg            {
560eda3803bSmrg                ulVCount = 0;
561eda3803bSmrg            }
562eda3803bSmrg            if ((ucTempByte - ulVCount) > 2)
563eda3803bSmrg            {
564eda3803bSmrg                ucPLLLocked = TRUE;
565eda3803bSmrg            }
566eda3803bSmrg            else
567eda3803bSmrg            {
568eda3803bSmrg                usleep(5);
569eda3803bSmrg            }
570eda3803bSmrg            ulLoopCount++;
571eda3803bSmrg        }
572eda3803bSmrg        ulLockCheckIterations++;
573eda3803bSmrg    }
574eda3803bSmrg
575eda3803bSmrg    // Set remclkdis to 0
576eda3803bSmrg    ucTempByte = inMGAdac(MGA1064_REMHEADCTL);
577eda3803bSmrg    ucTempByte &= ~MGA1064_REMHEADCTL_CLKDIS;
578eda3803bSmrg    outMGAdac(MGA1064_REMHEADCTL, ucTempByte);
579eda3803bSmrg}
580eda3803bSmrg
5810bb88ba4Smrg#define G200ER_PLLREF 48000
5820bb88ba4Smrg#define G200ER_VCOMIN 1056000
5830bb88ba4Smrg#define G200ER_VCOMAX 1488000
5840bb88ba4Smrg
5850bb88ba4Smrgstatic void MGAG200ERComputePLLParam(ScrnInfoPtr pScrn, long lFo, int *piM, int *piN, int *piP)
5860bb88ba4Smrg{
5870bb88ba4Smrg
5880bb88ba4Smrg    int  ulM;
5890bb88ba4Smrg    int  ulN;
5900bb88ba4Smrg    int  ulO;
5910bb88ba4Smrg    int  ulR;
5920bb88ba4Smrg
5930bb88ba4Smrg    CARD32 ulComputedFo;
5940bb88ba4Smrg    CARD32 ulVco;
5950bb88ba4Smrg    CARD32 ulFDelta;
5960bb88ba4Smrg    CARD32 ulFTmpDelta;
5970bb88ba4Smrg
5980bb88ba4Smrg    CARD32 aulMDivValue[] = {1, 2, 4, 8};
5990bb88ba4Smrg
6000bb88ba4Smrg    CARD32 ulFo   = lFo;
6010bb88ba4Smrg
6020bb88ba4Smrg    ulFDelta = 0xFFFFFFFF;
6030bb88ba4Smrg
6040bb88ba4Smrg    for (ulR = 0; ulR < 4;  ulR++)
6050bb88ba4Smrg    {
6060bb88ba4Smrg    	if(ulFDelta==0) break;
6070bb88ba4Smrg        for (ulN = 5; (ulN <= 128) ; ulN++)
6080bb88ba4Smrg        {
6090bb88ba4Smrg            if(ulFDelta==0) break;
6100bb88ba4Smrg            for (ulM = 3; ulM >= 0; ulM--)
6110bb88ba4Smrg            {
6120bb88ba4Smrg            	if(ulFDelta==0) break;
6130bb88ba4Smrg                for (ulO = 5; ulO <= 32; ulO++)
6140bb88ba4Smrg                {
6150bb88ba4Smrg                	ulVco = (G200ER_PLLREF * (ulN+1)) / (ulR+1);
6160bb88ba4Smrg                	// Validate vco
6170bb88ba4Smrg                    if (ulVco < G200ER_VCOMIN) continue;
6180bb88ba4Smrg					if (ulVco > G200ER_VCOMAX) continue;
6190bb88ba4Smrg                	ulComputedFo = ulVco / (aulMDivValue[ulM] * (ulO+1));
6200bb88ba4Smrg
6210bb88ba4Smrg                    if (ulComputedFo > ulFo)
6220bb88ba4Smrg                    {
6230bb88ba4Smrg                        ulFTmpDelta = ulComputedFo - ulFo;
6240bb88ba4Smrg                    }
6250bb88ba4Smrg                    else
6260bb88ba4Smrg                    {
6270bb88ba4Smrg                        ulFTmpDelta = ulFo - ulComputedFo;
6280bb88ba4Smrg                    }
6290bb88ba4Smrg
6300bb88ba4Smrg                    if (ulFTmpDelta < ulFDelta)
6310bb88ba4Smrg                    {
6320bb88ba4Smrg                        ulFDelta = ulFTmpDelta;
6330bb88ba4Smrg                        // XG200ERPIXPLLCM M<1:0> O<7:3>
6340bb88ba4Smrg                        *piM = (CARD8)ulM | (CARD8)(ulO<<3);
6350bb88ba4Smrg                        //
6360bb88ba4Smrg                        // XG200ERPIXPLLCN N<6:0>
6370bb88ba4Smrg                        *piN = (CARD8)ulN;
6380bb88ba4Smrg                        //
6390bb88ba4Smrg                        // XG200ERPIXPLLCP R<1:0> cg<7:4> (Use R value)
6400bb88ba4Smrg                        *piP = (CARD8)ulR | (CARD8)(ulR<<3);
6410bb88ba4Smrg
6420bb88ba4Smrg                        // Test
6430bb88ba4Smrg                        int ftest = (G200ER_PLLREF * (ulN+1)) / ((ulR+1) * aulMDivValue[ulM] * (ulO+1));
6440bb88ba4Smrg                        ftest=ftest;
6450bb88ba4Smrg                    }
6460bb88ba4Smrg                } // End O Loop
6470bb88ba4Smrg            } // End M Loop
6480bb88ba4Smrg        } // End N Loop
6490bb88ba4Smrg    } // End R Loop
6500bb88ba4Smrg}
6510bb88ba4Smrg
6520bb88ba4Smrgstatic void
6530bb88ba4SmrgMGAG200ERPIXPLLSET(ScrnInfoPtr pScrn, MGARegPtr mgaReg)
6540bb88ba4Smrg{
6550bb88ba4Smrg    //TODO  G200ER Validate sequence
6560bb88ba4Smrg    CARD8 ucPixCtrl, ucTempByte;
6570bb88ba4Smrg    MGAPtr pMga = MGAPTR(pScrn);
6580bb88ba4Smrg
6590bb88ba4Smrg
6600bb88ba4Smrg    // Set pixclkdis to 1
6610bb88ba4Smrg    ucPixCtrl = inMGAdac(MGA1064_PIX_CLK_CTL);
6620bb88ba4Smrg    ucPixCtrl |= MGA1064_PIX_CLK_CTL_CLK_DIS;
6630bb88ba4Smrg    outMGAdac(MGA1064_PIX_CLK_CTL, ucPixCtrl);
6640bb88ba4Smrg
6650bb88ba4Smrg    ucTempByte = inMGAdac(MGA1064_REMHEADCTL);
6660bb88ba4Smrg    ucTempByte |= MGA1064_REMHEADCTL_CLKDIS;
6670bb88ba4Smrg    outMGAdac(MGA1064_REMHEADCTL, ucTempByte);
6680bb88ba4Smrg
6690bb88ba4Smrg    // Select PLL Set C
6700bb88ba4Smrg    ucTempByte = INREG8(MGAREG_MEM_MISC_READ);
6710bb88ba4Smrg    ucTempByte |= (0x3<<2) | 0xc0; //select MGA pixel clock
6720bb88ba4Smrg    OUTREG8(MGAREG_MEM_MISC_WRITE, ucTempByte);
6730bb88ba4Smrg
6740bb88ba4Smrg    ucPixCtrl &= ~MGA1064_PIX_CLK_CTL_CLK_DIS;
6750bb88ba4Smrg    ucPixCtrl |= MGA1064_PIX_CLK_CTL_CLK_POW_DOWN;
6760bb88ba4Smrg    outMGAdac(MGA1064_PIX_CLK_CTL, ucPixCtrl);
6770bb88ba4Smrg
6780bb88ba4Smrg    // Wait 500 us
6790bb88ba4Smrg    usleep(500);
6800bb88ba4Smrg
6810bb88ba4Smrg    // Program the Pixel PLL Register
6820bb88ba4Smrg    outMGAdac(MGA1064_ER_PIX_PLLC_N, mgaReg->PllN);
6830bb88ba4Smrg    outMGAdac(MGA1064_ER_PIX_PLLC_M, mgaReg->PllM);
6840bb88ba4Smrg    outMGAdac(MGA1064_ER_PIX_PLLC_P, mgaReg->PllP);
6850bb88ba4Smrg
6860bb88ba4Smrg        // Wait 50 us
6870bb88ba4Smrg    usleep(50);
6880bb88ba4Smrg
6890bb88ba4Smrg}
6900bb88ba4Smrg
691eda3803bSmrgstatic void
692eda3803bSmrgMGAG200WBPrepareForModeSwitch(ScrnInfoPtr pScrn)
693eda3803bSmrg{
694eda3803bSmrg    MGAPtr pMga = MGAPTR(pScrn);
695eda3803bSmrg
696eda3803bSmrg    unsigned char ucTmpData = 0;
697eda3803bSmrg    int ulIterationMax = 0;
698eda3803bSmrg    // 1- The first step is to warn the BMC of an upcoming mode change.
699eda3803bSmrg    // We are putting the misc<0> to output.
700eda3803bSmrg    ucTmpData = inMGAdac(MGA1064_GEN_IO_CTL);
701eda3803bSmrg    ucTmpData |= 0x10;
702eda3803bSmrg    outMGAdac(MGA1064_GEN_IO_CTL, ucTmpData);
703eda3803bSmrg
704eda3803bSmrg    // We are putting a 1 on the misc<0> line.
705eda3803bSmrg    ucTmpData = inMGAdac(MGA1064_GEN_IO_DATA);
706eda3803bSmrg    ucTmpData |= 0x10;
707eda3803bSmrg    outMGAdac(MGA1064_GEN_IO_DATA, ucTmpData);
708eda3803bSmrg
709eda3803bSmrg    // 2- The second step is to mask any further scan request
710eda3803bSmrg    // This will be done by asserting the remfreqmsk bit (XSPAREREG<7>)
711eda3803bSmrg    ucTmpData = inMGAdac(MGA1064_SPAREREG);
712eda3803bSmrg    ucTmpData |= 0x80;
713eda3803bSmrg    outMGAdac(MGA1064_SPAREREG, ucTmpData);
714eda3803bSmrg
715eda3803bSmrg    // 3a- The third step is to verify if there is an active scan
716eda3803bSmrg    // We are searching for a 0 on remhsyncsts (XSPAREREG<0>)
717eda3803bSmrg    ulIterationMax = 300;
718eda3803bSmrg    while (!(ucTmpData & 0x01) && ulIterationMax)
719eda3803bSmrg    {
720eda3803bSmrg        ucTmpData = inMGAdac(MGA1064_SPAREREG);
721eda3803bSmrg        usleep(1000);
722eda3803bSmrg        ulIterationMax--;
723eda3803bSmrg    }
724eda3803bSmrg
725eda3803bSmrg    // 3b- This step occurs only if the remote is actually scanning
726eda3803bSmrg    // We are waiting for the end of the frame which is a 1 on
727eda3803bSmrg    // remvsyncsts (XSPAREREG<1>)
728eda3803bSmrg    if (ulIterationMax)
729eda3803bSmrg    {
730eda3803bSmrg        ulIterationMax = 300;
731eda3803bSmrg        while ((ucTmpData & 0x02) && ulIterationMax)
732eda3803bSmrg        {
733eda3803bSmrg            ucTmpData = inMGAdac(MGA1064_SPAREREG);
734eda3803bSmrg            usleep(1000);
735eda3803bSmrg            ulIterationMax--;
736eda3803bSmrg        }
737eda3803bSmrg    }
738eda3803bSmrg}
739eda3803bSmrg
740eda3803bSmrgstatic void
741eda3803bSmrgMGAG200WBRestoreFromModeSwitch(ScrnInfoPtr pScrn)
742eda3803bSmrg{
743eda3803bSmrg    MGAPtr pMga = MGAPTR(pScrn);
744eda3803bSmrg
745eda3803bSmrg    unsigned char ucTmpData = 0;
746eda3803bSmrg
747eda3803bSmrg    // 1- The first step is to ensure that the vrsten and hrsten are set
748eda3803bSmrg    OUTREG8(MGAREG_CRTCEXT_INDEX, 0x01);
749eda3803bSmrg    ucTmpData = INREG8(MGAREG_CRTCEXT_DATA);
750eda3803bSmrg    OUTREG8(MGAREG_CRTCEXT_DATA, ucTmpData | 0x88);
751eda3803bSmrg
752eda3803bSmrg    // 2- The second step is is to assert the rstlvl2
753eda3803bSmrg    ucTmpData = inMGAdac(MGA1064_REMHEADCTL2);
754eda3803bSmrg    ucTmpData |= 0x08;
755eda3803bSmrg    outMGAdac(MGA1064_REMHEADCTL2, ucTmpData);
756eda3803bSmrg
757eda3803bSmrg    // - Wait for 10 us
758eda3803bSmrg    usleep(10);
759eda3803bSmrg
760eda3803bSmrg    // 3- The next step is is to deassert the rstlvl2
761eda3803bSmrg    ucTmpData &= ~0x08;
762eda3803bSmrg    outMGAdac(MGA1064_REMHEADCTL2, ucTmpData);
763eda3803bSmrg
764eda3803bSmrg    // - Wait for 10 us
765eda3803bSmrg    usleep(10);
766eda3803bSmrg
767eda3803bSmrg    // 4- The fourth step is to remove the mask of scan request
768eda3803bSmrg    // This will be done by deasserting the remfreqmsk bit (XSPAREREG<7>)
769eda3803bSmrg    ucTmpData = inMGAdac(MGA1064_SPAREREG);
770eda3803bSmrg    ucTmpData &= ~0x80;
771eda3803bSmrg    outMGAdac(MGA1064_SPAREREG, ucTmpData);
772eda3803bSmrg
773eda3803bSmrg    // 5- Finally, we are putting back a 0 on the misc<0> line.
774eda3803bSmrg    ucTmpData = inMGAdac(MGA1064_GEN_IO_DATA);
775eda3803bSmrg    ucTmpData &= ~0x10;
776eda3803bSmrg    outMGAdac(MGA1064_GEN_IO_DATA, ucTmpData);
777eda3803bSmrg}
778fe5e51b7Smrg
779a31a186aSmrgstatic void
780a31a186aSmrgMGAG200EHPIXPLLSET(ScrnInfoPtr pScrn, MGARegPtr mgaReg)
781a31a186aSmrg{
782a31a186aSmrg    MGAPtr pMga = MGAPTR(pScrn);
783a31a186aSmrg
784a31a186aSmrg    unsigned long ulFallBackCounter, ulLoopCount, ulLockCheckIterations = 0, ulTempCount, ulVCount;
785a31a186aSmrg    unsigned char ucTempByte, ucPixCtrl, ucPLLLocked = FALSE;
786a31a186aSmrg    unsigned char ucM;
787a31a186aSmrg    unsigned char ucN;
788a31a186aSmrg    unsigned char ucP;
789a31a186aSmrg    unsigned char ucS;
790a31a186aSmrg
791a31a186aSmrg    while(ulLockCheckIterations <= 32 && ucPLLLocked == FALSE)
792a31a186aSmrg    {
793a31a186aSmrg        // Set pixclkdis to 1
794a31a186aSmrg        ucPixCtrl = inMGAdac(MGA1064_PIX_CLK_CTL);
795a31a186aSmrg        ucPixCtrl |= MGA1064_PIX_CLK_CTL_CLK_DIS;
796a31a186aSmrg        outMGAdac(MGA1064_PIX_CLK_CTL, ucPixCtrl);
797a31a186aSmrg
798a31a186aSmrg        // Select PLL Set C
799a31a186aSmrg        ucTempByte = INREG8(MGAREG_MEM_MISC_READ);
800a31a186aSmrg        ucTempByte |= 0x3<<2; //select MGA pixel clock
801a31a186aSmrg        OUTREG8(MGAREG_MEM_MISC_WRITE, ucTempByte);
802a31a186aSmrg
803a31a186aSmrg        ucPixCtrl |= MGA1064_PIX_CLK_CTL_CLK_POW_DOWN;
804a31a186aSmrg        ucPixCtrl &= ~0x80;
805a31a186aSmrg        outMGAdac(MGA1064_PIX_CLK_CTL, ucPixCtrl);
806a31a186aSmrg
807a31a186aSmrg        // Wait 500 us
808a31a186aSmrg        usleep(500);
809a31a186aSmrg
810a31a186aSmrg        // Program the Pixel PLL Register
811a31a186aSmrg        outMGAdac(MGA1064_EH_PIX_PLLC_N, mgaReg->PllN);
812a31a186aSmrg        outMGAdac(MGA1064_EH_PIX_PLLC_M, mgaReg->PllM);
813a31a186aSmrg        outMGAdac(MGA1064_EH_PIX_PLLC_P, mgaReg->PllP);
814a31a186aSmrg
815a31a186aSmrg        // Wait 500 us
816a31a186aSmrg        usleep(500);
817a31a186aSmrg
818a31a186aSmrg        // Select the pixel PLL by setting pixclksel to 1
819a31a186aSmrg        ucTempByte = inMGAdac(MGA1064_PIX_CLK_CTL);
820a31a186aSmrg        ucTempByte &= ~MGA1064_PIX_CLK_CTL_SEL_MSK;
821a31a186aSmrg        ucTempByte |= MGA1064_PIX_CLK_CTL_SEL_PLL;
822a31a186aSmrg        outMGAdac(MGA1064_PIX_CLK_CTL, ucTempByte);
823a31a186aSmrg
824a31a186aSmrg        // Reset dotclock rate bit.
825a31a186aSmrg        OUTREG8(MGAREG_SEQ_INDEX, 1);
826a31a186aSmrg        ucTempByte = INREG8(MGAREG_SEQ_DATA);
827a31a186aSmrg        OUTREG8(MGAREG_SEQ_DATA, ucTempByte & ~0x8);
828a31a186aSmrg
829a31a186aSmrg        // Set pixclkdis to 0 and pixplldn to 0
830a31a186aSmrg        ucTempByte = inMGAdac(MGA1064_PIX_CLK_CTL);
831a31a186aSmrg        ucTempByte &= ~MGA1064_PIX_CLK_CTL_CLK_DIS;
832a31a186aSmrg        ucTempByte &= ~MGA1064_PIX_CLK_CTL_CLK_POW_DOWN;
833a31a186aSmrg        outMGAdac(MGA1064_PIX_CLK_CTL, ucTempByte);
834a31a186aSmrg
835a31a186aSmrg        // Poll VCount. If it increments twice inside 150us,
836a31a186aSmrg        // we assume that the PLL has locked.
837a31a186aSmrg        ulLoopCount = 0;
838a31a186aSmrg        ulVCount = INREG(MGAREG_VCOUNT);
839a31a186aSmrg
840a31a186aSmrg        while(ulLoopCount < 30 && ucPLLLocked == FALSE)
841a31a186aSmrg        {
842a31a186aSmrg            ulTempCount = INREG(MGAREG_VCOUNT);
843a31a186aSmrg
844a31a186aSmrg            if(ulTempCount < ulVCount)
845a31a186aSmrg            {
846a31a186aSmrg                ulVCount = 0;
847a31a186aSmrg            }
848a31a186aSmrg            if ((ucTempByte - ulVCount) > 2)
849a31a186aSmrg            {
850a31a186aSmrg                ucPLLLocked = TRUE;
851a31a186aSmrg            }
852a31a186aSmrg            else
853a31a186aSmrg            {
854a31a186aSmrg                usleep(5);
855a31a186aSmrg            }
856a31a186aSmrg            ulLoopCount++;
857a31a186aSmrg        }
858a31a186aSmrg        ulLockCheckIterations++;
859a31a186aSmrg    }
860a31a186aSmrg}
861a31a186aSmrg
862fe5e51b7Smrg/**
863fe5e51b7Smrg * Calculate the PLL settings (m, n, p, s).
864fe5e51b7Smrg *
865fe5e51b7Smrg * For more information, refer to the Matrox "MGA1064SG Developer
866fe5e51b7Smrg * Specification" (document 10524-MS-0100).  chapter 5.7.8. "PLLs Clocks
867fe5e51b7Smrg * Generators"
868fe5e51b7Smrg *
869fe5e51b7Smrg * \param f_out   Desired clock frequency, measured in kHz.
870fe5e51b7Smrg * \param best_m  Value of PLL 'm' register.
871fe5e51b7Smrg * \param best_n  Value of PLL 'n' register.
872fe5e51b7Smrg * \param p       Value of PLL 'p' register.
873fe5e51b7Smrg * \param s       Value of PLL 's' filter register (pix pll clock only).
874fe5e51b7Smrg */
875fe5e51b7Smrg
876fe5e51b7Smrgstatic void
877fe5e51b7SmrgMGAGCalcClock ( ScrnInfoPtr pScrn, long f_out,
878fe5e51b7Smrg		int *best_m, int *best_n, int *p, int *s )
879fe5e51b7Smrg{
880fe5e51b7Smrg	MGAPtr pMga = MGAPTR(pScrn);
881fe5e51b7Smrg	int m, n;
882fe5e51b7Smrg	double f_vco;
883fe5e51b7Smrg	double m_err, calc_f;
884fe5e51b7Smrg	const double ref_freq = (double) pMga->bios.pll_ref_freq;
885fe5e51b7Smrg	const int feed_div_max = 127;
886fe5e51b7Smrg	const int in_div_min = 1;
887fe5e51b7Smrg	const int post_div_max = 7;
888fe5e51b7Smrg	int feed_div_min;
889fe5e51b7Smrg	int in_div_max;
890fe5e51b7Smrg
891fe5e51b7Smrg
892fe5e51b7Smrg	switch( pMga->Chipset )
893fe5e51b7Smrg	{
894fe5e51b7Smrg	case PCI_CHIP_MGA1064:
895fe5e51b7Smrg		feed_div_min = 100;
896fe5e51b7Smrg		in_div_max   = 31;
897fe5e51b7Smrg		break;
898fe5e51b7Smrg	case PCI_CHIP_MGAG400:
899fe5e51b7Smrg	case PCI_CHIP_MGAG550:
900fe5e51b7Smrg		feed_div_min = 7;
901fe5e51b7Smrg		in_div_max   = 31;
902fe5e51b7Smrg		break;
903fe5e51b7Smrg	case PCI_CHIP_MGAG200_SE_A_PCI:
904fe5e51b7Smrg	case PCI_CHIP_MGAG200_SE_B_PCI:
905fe5e51b7Smrg	case PCI_CHIP_MGAG100:
906fe5e51b7Smrg	case PCI_CHIP_MGAG100_PCI:
907fe5e51b7Smrg	case PCI_CHIP_MGAG200:
908fe5e51b7Smrg	case PCI_CHIP_MGAG200_PCI:
909fe5e51b7Smrg	default:
910fe5e51b7Smrg		feed_div_min = 7;
911fe5e51b7Smrg		in_div_max   = 6;
912fe5e51b7Smrg		break;
913fe5e51b7Smrg	}
914fe5e51b7Smrg
915fe5e51b7Smrg	/* Make sure that f_min <= f_out */
916fe5e51b7Smrg	if ( f_out < ( pMga->bios.pixel.min_freq / 8))
917fe5e51b7Smrg		f_out = pMga->bios.pixel.min_freq / 8;
918fe5e51b7Smrg
919fe5e51b7Smrg	/*
920fe5e51b7Smrg	 * f_pll = f_vco / (p+1)
921fe5e51b7Smrg	 * Choose p so that
922fe5e51b7Smrg	 * pMga->bios.pixel.min_freq <= f_vco <= pMga->bios.pixel.max_freq
923fe5e51b7Smrg	 * we don't have to bother checking for this maximum limit.
924fe5e51b7Smrg	 */
925fe5e51b7Smrg	f_vco = ( double ) f_out;
926fe5e51b7Smrg	for ( *p = 0; *p <= post_div_max && f_vco < pMga->bios.pixel.min_freq;
927fe5e51b7Smrg		*p = *p * 2 + 1, f_vco *= 2.0);
928fe5e51b7Smrg
929fe5e51b7Smrg	/* Initial amount of error for frequency maximum */
930fe5e51b7Smrg	m_err = f_out;
931fe5e51b7Smrg
932fe5e51b7Smrg	/* Search for the different values of ( m ) */
933fe5e51b7Smrg	for ( m = in_div_min ; m <= in_div_max ; m++ )
934fe5e51b7Smrg	{
935fe5e51b7Smrg		/* see values of ( n ) which we can't use */
936fe5e51b7Smrg		for ( n = feed_div_min; n <= feed_div_max; n++ )
937fe5e51b7Smrg		{
938fbbb26a6Schristos			double av;
939fe5e51b7Smrg			calc_f = ref_freq * (n + 1) / (m + 1) ;
940fe5e51b7Smrg
941fe5e51b7Smrg			/*
942fe5e51b7Smrg			 * Pick the closest frequency.
943fe5e51b7Smrg			 */
944fbbb26a6Schristos			av = fabs(calc_f - f_vco);
945fbbb26a6Schristos			if ( av < m_err ) {
946fbbb26a6Schristos				m_err = av;
947fe5e51b7Smrg				*best_m = m;
948fe5e51b7Smrg				*best_n = n;
949fe5e51b7Smrg			}
950fe5e51b7Smrg		}
951fe5e51b7Smrg	}
952fe5e51b7Smrg
953fe5e51b7Smrg	/* Now all the calculations can be completed */
954fe5e51b7Smrg	f_vco = ref_freq * (*best_n + 1) / (*best_m + 1);
955fe5e51b7Smrg
956fe5e51b7Smrg	/* Adjustments for filtering pll feed back */
957fe5e51b7Smrg	if ( (50000.0 <= f_vco)
958fe5e51b7Smrg	&& (f_vco < 100000.0) )
959fe5e51b7Smrg		*s = 0;
960fe5e51b7Smrg	if ( (100000.0 <= f_vco)
961fe5e51b7Smrg	&& (f_vco < 140000.0) )
962fe5e51b7Smrg		*s = 1;
963fe5e51b7Smrg	if ( (140000.0 <= f_vco)
964fe5e51b7Smrg	&& (f_vco < 180000.0) )
965fe5e51b7Smrg		*s = 2;
966fe5e51b7Smrg	if ( (180000.0 <= f_vco) )
967fe5e51b7Smrg		*s = 3;
968fe5e51b7Smrg
969fe5e51b7Smrg#ifdef DEBUG
970fe5e51b7Smrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO,
971fe5e51b7Smrg		   "f_out_requ =%ld f_pll_real=%.1f f_vco=%.1f n=0x%x m=0x%x p=0x%x s=0x%x\n",
972fe5e51b7Smrg		   f_out, (f_vco / (*p + 1)), f_vco, *best_n, *best_m, *p, *s );
973fe5e51b7Smrg#endif
974fe5e51b7Smrg}
975fe5e51b7Smrg
976fe5e51b7Smrg/*
977fe5e51b7Smrg * MGAGSetPCLK - Set the pixel (PCLK) clock.
978fe5e51b7Smrg */
979fe5e51b7Smrgstatic void
980fe5e51b7SmrgMGAGSetPCLK( ScrnInfoPtr pScrn, long f_out )
981fe5e51b7Smrg{
982fe5e51b7Smrg	MGAPtr pMga = MGAPTR(pScrn);
983fe5e51b7Smrg	MGARegPtr pReg = &pMga->ModeReg;
984fe5e51b7Smrg
985fe5e51b7Smrg	/* Pixel clock values */
986fe5e51b7Smrg	int m, n, p, s;
987eda3803bSmrg        m = n = p = s = 0;
988fe5e51b7Smrg
989fe5e51b7Smrg	if(MGAISGx50(pMga)) {
990fe5e51b7Smrg	    pReg->Clock = f_out;
991493f84f4Smrg	    if (pMga->Chipset == PCI_CHIP_MGAG550) {
992493f84f4Smrg		if (f_out < 45000) {
993493f84f4Smrg		    pReg->Pan_Ctl = 0x00;
994493f84f4Smrg		} else if (f_out < 55000) {
995493f84f4Smrg		    pReg->Pan_Ctl = 0x08;
996493f84f4Smrg		} else if (f_out < 70000) {
997493f84f4Smrg		    pReg->Pan_Ctl = 0x10;
998493f84f4Smrg		} else if (f_out < 85000) {
999493f84f4Smrg		    pReg->Pan_Ctl = 0x18;
1000493f84f4Smrg		} else if (f_out < 100000) {
1001493f84f4Smrg		    pReg->Pan_Ctl = 0x20;
1002493f84f4Smrg		} else if (f_out < 115000) {
1003493f84f4Smrg		    pReg->Pan_Ctl = 0x28;
1004493f84f4Smrg		} else if (f_out < 125000) {
1005493f84f4Smrg		    pReg->Pan_Ctl = 0x30;
1006493f84f4Smrg		} else {
1007493f84f4Smrg		    pReg->Pan_Ctl = 0x38;
1008493f84f4Smrg		}
1009493f84f4Smrg	    } else {
1010493f84f4Smrg		if (f_out < 45000) {
1011493f84f4Smrg		    pReg->Pan_Ctl = 0x00;
1012493f84f4Smrg		} else if (f_out < 65000) {
1013493f84f4Smrg		    pReg->Pan_Ctl = 0x08;
1014493f84f4Smrg		} else if (f_out < 85000) {
1015493f84f4Smrg		    pReg->Pan_Ctl = 0x10;
1016493f84f4Smrg		} else if (f_out < 105000) {
1017493f84f4Smrg		    pReg->Pan_Ctl = 0x18;
1018493f84f4Smrg		} else if (f_out < 135000) {
1019493f84f4Smrg		    pReg->Pan_Ctl = 0x20;
1020493f84f4Smrg		} else if (f_out < 160000) {
1021493f84f4Smrg		    pReg->Pan_Ctl = 0x28;
1022493f84f4Smrg		} else if (f_out < 175000) {
1023493f84f4Smrg		    pReg->Pan_Ctl = 0x30;
1024493f84f4Smrg		} else {
1025493f84f4Smrg		    pReg->Pan_Ctl = 0x38;
1026493f84f4Smrg		}
1027493f84f4Smrg	    }
1028fe5e51b7Smrg	    return;
1029fe5e51b7Smrg	}
1030fe5e51b7Smrg
1031fe5e51b7Smrg	if (pMga->is_G200SE) {
10326f68ce78Smrg            if (pMga->reg_1e24 >= 0x04) {
10336f68ce78Smrg                MGAG200E4ComputePLLParam(pScrn, f_out, &m, &n, &p);
10346f68ce78Smrg            } else {
10356f68ce78Smrg                MGAG200SEComputePLLParam(pScrn, f_out, &m, &n, &p);
10366f68ce78Smrg            }
1037fe5e51b7Smrg
1038fe5e51b7Smrg	    pReg->DacRegs[ MGA1064_PIX_PLLC_M ] = m;
1039fe5e51b7Smrg	    pReg->DacRegs[ MGA1064_PIX_PLLC_N ] = n;
1040fe5e51b7Smrg	    pReg->DacRegs[ MGA1064_PIX_PLLC_P ] = p;
1041eda3803bSmrg	} else if (pMga->is_G200EV) {
1042eda3803bSmrg	    MGAG200EVComputePLLParam(pScrn, f_out, &m, &n, &p);
1043eda3803bSmrg
1044eda3803bSmrg	    pReg->PllM = m;
1045eda3803bSmrg	    pReg->PllN = n;
1046eda3803bSmrg	    pReg->PllP = p;
1047eda3803bSmrg	} else if (pMga->is_G200WB) {
10486f68ce78Smrg            if (pMga->Chipset == PCI_CHIP_MGAG200_EW3_PCI)
10496f68ce78Smrg            {
10506f68ce78Smrg                 MGAG200EW3ComputePLLParam(pScrn, f_out, &m, &n, &p);
10516f68ce78Smrg            }
10526f68ce78Smrg            else
10536f68ce78Smrg            {
10546f68ce78Smrg	         MGAG200WBComputePLLParam(pScrn, f_out, &m, &n, &p);
10556f68ce78Smrg            }
1056eda3803bSmrg
1057a31a186aSmrg	    pReg->PllM = m;
1058a31a186aSmrg	    pReg->PllN = n;
1059a31a186aSmrg	    pReg->PllP = p;
1060a31a186aSmrg    } else if (pMga->is_G200EH) {
1061a31a186aSmrg	    MGAG200EHComputePLLParam(pScrn, f_out, &m, &n, &p);
1062a31a186aSmrg
1063eda3803bSmrg	    pReg->PllM = m;
1064eda3803bSmrg	    pReg->PllN = n;
10650bb88ba4Smrg	    pReg->PllP = p;
10660bb88ba4Smrg	} else if (pMga->is_G200ER) {
10670bb88ba4Smrg	    MGAG200ERComputePLLParam(pScrn, f_out, &m, &n, &p);
10680bb88ba4Smrg	    pReg->PllM = m;
10690bb88ba4Smrg	    pReg->PllN = n;
10700bb88ba4Smrg	    pReg->PllP = p;
10710bb88ba4Smrg    } else {
1072fe5e51b7Smrg	    /* Do the calculations for m, n, p and s */
1073fe5e51b7Smrg	    MGAGCalcClock( pScrn, f_out, &m, &n, &p, &s );
1074fe5e51b7Smrg
1075fe5e51b7Smrg	    /* Values for the pixel clock PLL registers */
1076fe5e51b7Smrg	    pReg->DacRegs[ MGA1064_PIX_PLLC_M ] = m & 0x1F;
1077fe5e51b7Smrg	    pReg->DacRegs[ MGA1064_PIX_PLLC_N ] = n & 0x7F;
1078fe5e51b7Smrg	    pReg->DacRegs[ MGA1064_PIX_PLLC_P ] = (p & 0x07) |
1079fe5e51b7Smrg						  ((s & 0x03) << 3);
1080fe5e51b7Smrg	}
1081fe5e51b7Smrg}
1082fe5e51b7Smrg
1083fe5e51b7Smrg/*
1084fe5e51b7Smrg * MGAGInit
1085fe5e51b7Smrg */
1086fe5e51b7Smrgstatic Bool
1087fe5e51b7SmrgMGAGInit(ScrnInfoPtr pScrn, DisplayModePtr mode)
1088fe5e51b7Smrg{
1089fe5e51b7Smrg	/*
1090fe5e51b7Smrg	 * initial values of the DAC registers
1091fe5e51b7Smrg	 */
1092fe5e51b7Smrg	const static unsigned char initDAC[] = {
1093fe5e51b7Smrg	/* 0x00: */	   0,    0,    0,    0,    0,    0, 0x00,    0,
1094fe5e51b7Smrg	/* 0x08: */	   0,    0,    0,    0,    0,    0,    0,    0,
1095fe5e51b7Smrg	/* 0x10: */	   0,    0,    0,    0,    0,    0,    0,    0,
1096fe5e51b7Smrg	/* 0x18: */	0x00,    0, 0xC9, 0xFF, 0xBF, 0x20, 0x1F, 0x20,
1097fe5e51b7Smrg	/* 0x20: */	0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
1098fe5e51b7Smrg	/* 0x28: */	0x00, 0x00, 0x00, 0x00,    0,    0,    0, 0x40,
1099fe5e51b7Smrg	/* 0x30: */	0x00, 0xB0, 0x00, 0xC2, 0x34, 0x14, 0x02, 0x83,
1100fe5e51b7Smrg	/* 0x38: */	0x00, 0x93, 0x00, 0x77, 0x00, 0x00, 0x00, 0x3A,
1101fe5e51b7Smrg	/* 0x40: */	   0,    0,    0,    0,    0,    0,    0,    0,
1102fe5e51b7Smrg	/* 0x48: */	   0,    0,    0,    0,    0,    0,    0,    0
1103fe5e51b7Smrg	};
1104fe5e51b7Smrg
1105fe5e51b7Smrg	int i;
1106fe5e51b7Smrg	int hd, hs, he, ht, vd, vs, ve, vt, wd;
1107fe5e51b7Smrg	int BppShift;
1108fe5e51b7Smrg	MGAPtr pMga;
1109fe5e51b7Smrg	MGARegPtr pReg;
1110fe5e51b7Smrg	vgaRegPtr pVga;
1111fe5e51b7Smrg	MGAFBLayout *pLayout;
1112fe5e51b7Smrg	xMODEINFO ModeInfo;
1113fe5e51b7Smrg
1114fe5e51b7Smrg	ModeInfo.ulDispWidth = mode->HDisplay;
1115fe5e51b7Smrg        ModeInfo.ulDispHeight = mode->VDisplay;
1116fe5e51b7Smrg        ModeInfo.ulFBPitch = mode->HDisplay;
1117fe5e51b7Smrg        ModeInfo.ulBpp = pScrn->bitsPerPixel;
1118fe5e51b7Smrg        ModeInfo.flSignalMode = 0;
1119fe5e51b7Smrg        ModeInfo.ulPixClock = mode->Clock;
1120fe5e51b7Smrg        ModeInfo.ulHFPorch = mode->HSyncStart - mode->HDisplay;
1121fe5e51b7Smrg        ModeInfo.ulHSync = mode->HSyncEnd - mode->HSyncStart;
1122fe5e51b7Smrg        ModeInfo.ulHBPorch = mode->HTotal - mode->HSyncEnd;
1123fe5e51b7Smrg        ModeInfo.ulVFPorch = mode->VSyncStart - mode->VDisplay;
1124fe5e51b7Smrg        ModeInfo.ulVSync = mode->VSyncEnd - mode->VSyncStart;
1125fe5e51b7Smrg        ModeInfo.ulVBPorch = mode->VTotal - mode->VSyncEnd;
1126fe5e51b7Smrg
1127fe5e51b7Smrg	pMga = MGAPTR(pScrn);
1128fe5e51b7Smrg	pReg = &pMga->ModeReg;
1129fe5e51b7Smrg	pVga = &VGAHWPTR(pScrn)->ModeReg;
1130fe5e51b7Smrg	pLayout = &pMga->CurrentLayout;
1131fe5e51b7Smrg
1132fe5e51b7Smrg	BppShift = pMga->BppShifts[(pLayout->bitsPerPixel >> 3) - 1];
1133fe5e51b7Smrg
1134fe5e51b7Smrg	MGA_NOT_HAL(
1135fe5e51b7Smrg	/* Allocate the DacRegs space if not done already */
1136fe5e51b7Smrg	if (pReg->DacRegs == NULL) {
1137fe5e51b7Smrg		pReg->DacRegs = xnfcalloc(DACREGSIZE, 1);
1138fe5e51b7Smrg	}
1139fe5e51b7Smrg	for (i = 0; i < DACREGSIZE; i++) {
1140fe5e51b7Smrg	    pReg->DacRegs[i] = initDAC[i];
1141fe5e51b7Smrg	}
1142fe5e51b7Smrg	);	/* MGA_NOT_HAL */
1143fe5e51b7Smrg
1144fe5e51b7Smrg	switch(pMga->Chipset)
1145fe5e51b7Smrg	{
1146fe5e51b7Smrg	case PCI_CHIP_MGA1064:
1147fe5e51b7Smrg		pReg->DacRegs[ MGA1064_SYS_PLL_M ] = 0x04;
1148fe5e51b7Smrg		pReg->DacRegs[ MGA1064_SYS_PLL_N ] = 0x44;
1149fe5e51b7Smrg		pReg->DacRegs[ MGA1064_SYS_PLL_P ] = 0x18;
1150fe5e51b7Smrg		pReg->Option  = 0x5F094F21;
1151fe5e51b7Smrg		pReg->Option2 = 0x00000000;
1152fe5e51b7Smrg		break;
1153fe5e51b7Smrg	case PCI_CHIP_MGAG100:
1154fe5e51b7Smrg	case PCI_CHIP_MGAG100_PCI:
1155fe5e51b7Smrg                pReg->DacRegs[MGA1064_VREF_CTL] = 0x03;
1156fe5e51b7Smrg
1157fe5e51b7Smrg		if(pMga->HasSDRAM) {
1158fe5e51b7Smrg		    if(pMga->OverclockMem) {
1159fe5e51b7Smrg                        /* 220 Mhz */
1160fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_M ] = 0x06;
1161fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_N ] = 0x38;
1162fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_P ] = 0x18;
1163fe5e51b7Smrg		    } else {
1164fe5e51b7Smrg                        /* 203 Mhz */
1165fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_M ] = 0x01;
1166fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_N ] = 0x0E;
1167fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_P ] = 0x18;
1168fe5e51b7Smrg		    }
1169fe5e51b7Smrg		    pReg->Option = 0x404991a9;
1170fe5e51b7Smrg		} else {
1171fe5e51b7Smrg		    if(pMga->OverclockMem) {
1172fe5e51b7Smrg                        /* 143 Mhz */
1173fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_M ] = 0x06;
1174fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_N ] = 0x24;
1175fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_P ] = 0x10;
1176fe5e51b7Smrg		    } else {
1177fe5e51b7Smrg		        /* 124 Mhz */
1178fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_M ] = 0x04;
1179fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_N ] = 0x16;
1180fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_P ] = 0x08;
1181fe5e51b7Smrg		    }
1182fe5e51b7Smrg		    pReg->Option = 0x4049d121;
1183fe5e51b7Smrg		}
1184fe5e51b7Smrg		pReg->Option2 = 0x0000007;
1185fe5e51b7Smrg		break;
1186fe5e51b7Smrg	case PCI_CHIP_MGAG400:
1187fe5e51b7Smrg	case PCI_CHIP_MGAG550:
1188fe5e51b7Smrg	       if (MGAISGx50(pMga))
1189fe5e51b7Smrg		       break;
1190fe5e51b7Smrg
1191fe5e51b7Smrg	       if(pMga->Dac.maxPixelClock == 360000) {  /* G400 MAX */
1192fe5e51b7Smrg	           if(pMga->OverclockMem) {
1193fe5e51b7Smrg			/* 150/200  */
1194fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_M ] = 0x05;
1195fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_N ] = 0x42;
1196fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_P ] = 0x18;
1197fe5e51b7Smrg			pReg->Option3 = 0x019B8419;
1198fe5e51b7Smrg			pReg->Option = 0x50574120;
1199fe5e51b7Smrg		   } else {
1200fe5e51b7Smrg			/* 125/166  */
1201fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_M ] = 0x02;
1202fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_N ] = 0x1B;
1203fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_P ] = 0x18;
1204fe5e51b7Smrg			pReg->Option3 = 0x019B8419;
1205fe5e51b7Smrg			pReg->Option = 0x5053C120;
1206fe5e51b7Smrg		   }
1207fe5e51b7Smrg		} else {
1208fe5e51b7Smrg	           if(pMga->OverclockMem) {
1209fe5e51b7Smrg			/* 125/166  */
1210fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_M ] = 0x02;
1211fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_N ] = 0x1B;
1212fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_P ] = 0x18;
1213fe5e51b7Smrg			pReg->Option3 = 0x019B8419;
1214fe5e51b7Smrg			pReg->Option = 0x5053C120;
1215fe5e51b7Smrg		   } else {
1216fe5e51b7Smrg			/* 110/166  */
1217fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_M ] = 0x13;
1218fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_N ] = 0x7A;
1219fe5e51b7Smrg			pReg->DacRegs[ MGA1064_SYS_PLL_P ] = 0x08;
1220fe5e51b7Smrg			pReg->Option3 = 0x0190a421;
1221fe5e51b7Smrg			pReg->Option = 0x50044120;
1222fe5e51b7Smrg		   }
1223fe5e51b7Smrg		}
1224fe5e51b7Smrg		if(pMga->HasSDRAM)
1225fe5e51b7Smrg		   pReg->Option &= ~(1 << 14);
1226fe5e51b7Smrg		pReg->Option2 = 0x01003000;
1227fe5e51b7Smrg		break;
1228fe5e51b7Smrg	case PCI_CHIP_MGAG200_SE_A_PCI:
1229fe5e51b7Smrg	case PCI_CHIP_MGAG200_SE_B_PCI:
1230fe5e51b7Smrg        pReg->DacRegs[ MGA1064_VREF_CTL ] = 0x03;
1231fe5e51b7Smrg                pReg->DacRegs[MGA1064_PIX_CLK_CTL] =
1232fe5e51b7Smrg                    MGA1064_PIX_CLK_CTL_SEL_PLL;
1233fe5e51b7Smrg
1234fe5e51b7Smrg                pReg->DacRegs[MGA1064_MISC_CTL] =
1235fe5e51b7Smrg                    MGA1064_MISC_CTL_DAC_EN |
1236fe5e51b7Smrg                    MGA1064_MISC_CTL_VGA8 |
1237fe5e51b7Smrg                    MGA1064_MISC_CTL_DAC_RAM_CS;
1238fe5e51b7Smrg
1239fe5e51b7Smrg		if (pMga->HasSDRAM)
1240fe5e51b7Smrg		    pReg->Option = 0x40049120;
1241fe5e51b7Smrg	        pReg->Option2 = 0x00008000;
1242fe5e51b7Smrg		break;
1243eda3803bSmrg
1244eda3803bSmrg        case PCI_CHIP_MGAG200_WINBOND_PCI:
12456f68ce78Smrg        case PCI_CHIP_MGAG200_EW3_PCI:
1246eda3803bSmrg                pReg->DacRegs[MGA1064_VREF_CTL] = 0x07;
1247eda3803bSmrg                pReg->Option = 0x41049120;
1248eda3803bSmrg                pReg->Option2 = 0x0000b000;
1249eda3803bSmrg                break;
1250eda3803bSmrg
1251eda3803bSmrg        case PCI_CHIP_MGAG200_EV_PCI:
1252eda3803bSmrg                pReg->DacRegs[MGA1064_PIX_CLK_CTL] =
1253eda3803bSmrg                    MGA1064_PIX_CLK_CTL_SEL_PLL;
1254eda3803bSmrg
1255eda3803bSmrg                pReg->DacRegs[MGA1064_MISC_CTL] =
1256eda3803bSmrg                    MGA1064_MISC_CTL_VGA8 |
1257eda3803bSmrg                    MGA1064_MISC_CTL_DAC_RAM_CS;
1258eda3803bSmrg
1259eda3803bSmrg                pReg->Option = 0x00000120;
1260eda3803bSmrg                pReg->Option2 = 0x0000b000;
1261eda3803bSmrg                break;
1262eda3803bSmrg
12630bb88ba4Smrg		case PCI_CHIP_MGAG200_ER_PCI:
12640bb88ba4Smrg			pReg->Dac_Index90 = 0;
12650bb88ba4Smrg			break;
12660bb88ba4Smrg
1267a31a186aSmrg        case PCI_CHIP_MGAG200_EH_PCI:
1268a31a186aSmrg                pReg->DacRegs[MGA1064_MISC_CTL] =
1269a31a186aSmrg                    MGA1064_MISC_CTL_VGA8 |
1270a31a186aSmrg                    MGA1064_MISC_CTL_DAC_RAM_CS;
1271a31a186aSmrg
1272a31a186aSmrg                pReg->Option = 0x00000120;
1273a31a186aSmrg                pReg->Option2 = 0x0000b000;
1274a31a186aSmrg                break;
1275a31a186aSmrg
1276fe5e51b7Smrg	case PCI_CHIP_MGAG200:
1277fe5e51b7Smrg	case PCI_CHIP_MGAG200_PCI:
1278fe5e51b7Smrg	default:
1279fe5e51b7Smrg		if(pMga->OverclockMem) {
1280fe5e51b7Smrg                     /* 143 Mhz */
1281fe5e51b7Smrg		    pReg->DacRegs[ MGA1064_SYS_PLL_M ] = 0x06;
1282fe5e51b7Smrg		    pReg->DacRegs[ MGA1064_SYS_PLL_N ] = 0x24;
1283fe5e51b7Smrg		    pReg->DacRegs[ MGA1064_SYS_PLL_P ] = 0x10;
1284fe5e51b7Smrg		} else {
1285fe5e51b7Smrg		    /* 124 Mhz */
1286fe5e51b7Smrg		    pReg->DacRegs[ MGA1064_SYS_PLL_M ] = 0x04;
1287fe5e51b7Smrg		    pReg->DacRegs[ MGA1064_SYS_PLL_N ] = 0x2D;
1288fe5e51b7Smrg		    pReg->DacRegs[ MGA1064_SYS_PLL_P ] = 0x19;
1289fe5e51b7Smrg		}
1290fe5e51b7Smrg	        pReg->Option2 = 0x00008000;
1291fe5e51b7Smrg		if(pMga->HasSDRAM)
1292fe5e51b7Smrg		    pReg->Option = 0x40499121;
1293fe5e51b7Smrg		else
1294fe5e51b7Smrg		    pReg->Option = 0x4049cd21;
1295fe5e51b7Smrg		break;
1296fe5e51b7Smrg	}
1297fe5e51b7Smrg
1298fe5e51b7Smrg	MGA_NOT_HAL(
1299fe5e51b7Smrg	/* must always have the pci retries on but rely on
1300fe5e51b7Smrg	   polling to keep them from occuring */
1301fe5e51b7Smrg	pReg->Option &= ~0x20000000;
1302fe5e51b7Smrg
1303fe5e51b7Smrg	switch(pLayout->bitsPerPixel)
1304fe5e51b7Smrg	{
1305fe5e51b7Smrg	case 8:
1306fe5e51b7Smrg		pReg->DacRegs[ MGA1064_MUL_CTL ] = MGA1064_MUL_CTL_8bits;
1307fe5e51b7Smrg		break;
1308fe5e51b7Smrg	case 16:
1309fe5e51b7Smrg		pReg->DacRegs[ MGA1064_MUL_CTL ] = MGA1064_MUL_CTL_16bits;
1310fe5e51b7Smrg		if ( (pLayout->weight.red == 5) && (pLayout->weight.green == 5)
1311fe5e51b7Smrg					&& (pLayout->weight.blue == 5) ) {
1312fe5e51b7Smrg		    pReg->DacRegs[ MGA1064_MUL_CTL ] = MGA1064_MUL_CTL_15bits;
1313fe5e51b7Smrg		}
1314fe5e51b7Smrg		break;
1315fe5e51b7Smrg	case 24:
1316fe5e51b7Smrg		pReg->DacRegs[ MGA1064_MUL_CTL ] = MGA1064_MUL_CTL_24bits;
1317fe5e51b7Smrg		break;
1318fe5e51b7Smrg	case 32:
1319eda3803bSmrg	    pReg->DacRegs[ MGA1064_MUL_CTL ] = MGA1064_MUL_CTL_32_24bits;
1320eda3803bSmrg	    break;
1321fe5e51b7Smrg	default:
1322fe5e51b7Smrg		FatalError("MGA: unsupported depth\n");
1323fe5e51b7Smrg	}
1324fe5e51b7Smrg	);	/* MGA_NOT_HAL */
1325fe5e51b7Smrg
1326fe5e51b7Smrg	/*
1327fe5e51b7Smrg	 * This will initialize all of the generic VGA registers.
1328fe5e51b7Smrg	 */
1329fe5e51b7Smrg	if (!vgaHWInit(pScrn, mode))
1330fe5e51b7Smrg		return(FALSE);
1331fe5e51b7Smrg
1332fe5e51b7Smrg	/*
1333fe5e51b7Smrg	 * Here all of the MGA registers get filled in.
1334fe5e51b7Smrg	 */
1335fe5e51b7Smrg	hd = (mode->CrtcHDisplay	>> 3)	- 1;
1336fe5e51b7Smrg	hs = (mode->CrtcHSyncStart	>> 3)	- 1;
1337fe5e51b7Smrg	he = (mode->CrtcHSyncEnd	>> 3)	- 1;
1338fe5e51b7Smrg	ht = (mode->CrtcHTotal		>> 3)	- 1;
1339fe5e51b7Smrg	vd = mode->CrtcVDisplay			- 1;
1340fe5e51b7Smrg	vs = mode->CrtcVSyncStart		- 1;
1341fe5e51b7Smrg	ve = mode->CrtcVSyncEnd			- 1;
1342fe5e51b7Smrg	vt = mode->CrtcVTotal			- 2;
1343fe5e51b7Smrg
1344fe5e51b7Smrg	/* HTOTAL & 0x7 equal to 0x6 in 8bpp or 0x4 in 24bpp causes strange
1345fe5e51b7Smrg	 * vertical stripes
1346fe5e51b7Smrg	 */
1347fe5e51b7Smrg	if((ht & 0x07) == 0x06 || (ht & 0x07) == 0x04)
1348fe5e51b7Smrg		ht++;
1349fe5e51b7Smrg
1350fe5e51b7Smrg	if (pLayout->bitsPerPixel == 24)
1351fe5e51b7Smrg		wd = (pLayout->displayWidth * 3) >> (4 - BppShift);
1352fe5e51b7Smrg	else
1353fe5e51b7Smrg		wd = pLayout->displayWidth >> (4 - BppShift);
1354fe5e51b7Smrg
1355fe5e51b7Smrg	pReg->ExtVga[0] = 0;
1356fe5e51b7Smrg	pReg->ExtVga[5] = 0;
1357fe5e51b7Smrg
1358fe5e51b7Smrg	if (mode->Flags & V_INTERLACE)
1359fe5e51b7Smrg	{
1360fe5e51b7Smrg		pReg->ExtVga[0] = 0x80;
1361fe5e51b7Smrg		pReg->ExtVga[5] = (hs + he - ht) >> 1;
1362fe5e51b7Smrg		wd <<= 1;
1363fe5e51b7Smrg		vt &= 0xFFFE;
1364fe5e51b7Smrg	}
1365fe5e51b7Smrg
1366fe5e51b7Smrg	pReg->ExtVga[0]	|= (wd & 0x300) >> 4;
1367fe5e51b7Smrg	pReg->ExtVga[1]	= (((ht - 4) & 0x100) >> 8) |
1368fe5e51b7Smrg				((hd & 0x100) >> 7) |
1369fe5e51b7Smrg				((hs & 0x100) >> 6) |
1370fe5e51b7Smrg				(ht & 0x40);
1371fe5e51b7Smrg	pReg->ExtVga[2]	= ((vt & 0xc00) >> 10) |
1372fe5e51b7Smrg				((vd & 0x400) >> 8) |
1373fe5e51b7Smrg				((vd & 0xc00) >> 7) |
1374fe5e51b7Smrg				((vs & 0xc00) >> 5) |
1375fe5e51b7Smrg				((vd & 0x400) >> 3); /* linecomp */
1376fe5e51b7Smrg	if (pLayout->bitsPerPixel == 24)
1377fe5e51b7Smrg		pReg->ExtVga[3]	= (((1 << BppShift) * 3) - 1) | 0x80;
1378fe5e51b7Smrg	else
1379fe5e51b7Smrg		pReg->ExtVga[3]	= ((1 << BppShift) - 1) | 0x80;
1380fe5e51b7Smrg
1381eda3803bSmrg        pReg->ExtVga[4]	= 0;
1382eda3803bSmrg
1383eda3803bSmrg        if (pMga->is_G200WB){
1384eda3803bSmrg            pReg->ExtVga[1] |= 0x88;
1385eda3803bSmrg        }
13866f68ce78Smrg	pReg->ExtVga_MgaReq = 0x05;
1387fe5e51b7Smrg
1388fe5e51b7Smrg	pVga->CRTC[0]	= ht - 4;
1389fe5e51b7Smrg	pVga->CRTC[1]	= hd;
1390fe5e51b7Smrg	pVga->CRTC[2]	= hd;
1391fe5e51b7Smrg	pVga->CRTC[3]	= (ht & 0x1F) | 0x80;
1392fe5e51b7Smrg	pVga->CRTC[4]	= hs;
1393fe5e51b7Smrg	pVga->CRTC[5]	= ((ht & 0x20) << 2) | (he & 0x1F);
1394fe5e51b7Smrg	pVga->CRTC[6]	= vt & 0xFF;
1395fe5e51b7Smrg	pVga->CRTC[7]	= ((vt & 0x100) >> 8 ) |
1396fe5e51b7Smrg				((vd & 0x100) >> 7 ) |
1397fe5e51b7Smrg				((vs & 0x100) >> 6 ) |
1398fe5e51b7Smrg				((vd & 0x100) >> 5 ) |
1399fe5e51b7Smrg				((vd & 0x100) >> 4 ) | /* linecomp */
1400fe5e51b7Smrg				((vt & 0x200) >> 4 ) |
1401fe5e51b7Smrg				((vd & 0x200) >> 3 ) |
1402fe5e51b7Smrg				((vs & 0x200) >> 2 );
1403fe5e51b7Smrg	pVga->CRTC[9]	= ((vd & 0x200) >> 4) |
1404fe5e51b7Smrg			  ((vd & 0x200) >> 3); /* linecomp */
1405fe5e51b7Smrg	pVga->CRTC[16] = vs & 0xFF;
1406fe5e51b7Smrg	pVga->CRTC[17] = (ve & 0x0F) | 0x20;
1407fe5e51b7Smrg	pVga->CRTC[18] = vd & 0xFF;
1408fe5e51b7Smrg	pVga->CRTC[19] = wd & 0xFF;
1409fe5e51b7Smrg	pVga->CRTC[21] = vd & 0xFF;
1410fe5e51b7Smrg	pVga->CRTC[22] = (vt + 1) & 0xFF;
1411fe5e51b7Smrg	pVga->CRTC[24] = vd & 0xFF; /* linecomp */
1412fe5e51b7Smrg
1413fe5e51b7Smrg	MGA_NOT_HAL(pReg->DacRegs[MGA1064_CURSOR_BASE_ADR_LOW] = pMga->FbCursorOffset >> 10);
1414fe5e51b7Smrg	MGA_NOT_HAL(pReg->DacRegs[MGA1064_CURSOR_BASE_ADR_HI] = pMga->FbCursorOffset >> 18);
1415fe5e51b7Smrg
1416fe5e51b7Smrg	if (pMga->SyncOnGreen) {
1417fe5e51b7Smrg	    MGA_NOT_HAL(
1418fe5e51b7Smrg                pReg->DacRegs[MGA1064_GEN_CTL] &=
1419fe5e51b7Smrg                    ~MGA1064_GEN_CTL_SYNC_ON_GREEN_DIS;
1420fe5e51b7Smrg            );
1421fe5e51b7Smrg
1422fe5e51b7Smrg	    pReg->ExtVga[3] |= 0x40;
1423fe5e51b7Smrg	}
1424fe5e51b7Smrg
1425fe5e51b7Smrg	/* select external clock */
1426fe5e51b7Smrg	pVga->MiscOutReg |= 0x0C;
1427fe5e51b7Smrg
1428fe5e51b7Smrg	MGA_NOT_HAL(
1429fe5e51b7Smrg	if (mode->Flags & V_DBLSCAN)
1430fe5e51b7Smrg		pVga->CRTC[9] |= 0x80;
1431fe5e51b7Smrg
1432fe5e51b7Smrg	if(MGAISGx50(pMga)) {
1433fe5e51b7Smrg		OUTREG(MGAREG_ZORG, 0);
1434fe5e51b7Smrg	}
1435fe5e51b7Smrg
1436fe5e51b7Smrg  	MGAGSetPCLK(pScrn, mode->Clock);
1437fe5e51b7Smrg	);	/* MGA_NOT_HAL */
1438fe5e51b7Smrg
1439fe5e51b7Smrg	/* This disables the VGA memory aperture */
1440fe5e51b7Smrg	pVga->MiscOutReg &= ~0x02;
1441fe5e51b7Smrg
1442fe5e51b7Smrg	/* Urgh. Why do we define our own xMODEINFO structure instead
1443fe5e51b7Smrg	 * of just passing the blinkin' DisplayModePtr? If we're going to
1444fe5e51b7Smrg	 * just cut'n'paste routines from the HALlib, it would be better
1445fe5e51b7Smrg	 * just to strip the MacroVision stuff out of the HALlib and release
1446fe5e51b7Smrg	 * that, surely?
1447fe5e51b7Smrg	 */
1448fe5e51b7Smrg        /*********************  Second Crtc programming **************/
1449fe5e51b7Smrg        /* Writing values to crtc2[] array */
1450fe5e51b7Smrg        if (pMga->SecondCrtc)
1451fe5e51b7Smrg        {
1452fe5e51b7Smrg            MGACRTC2Get(pScrn, &ModeInfo);
1453fe5e51b7Smrg            MGACRTC2GetPitch(pScrn, &ModeInfo);
1454fe5e51b7Smrg            MGACRTC2GetDisplayStart(pScrn, &ModeInfo,0,0,0);
1455fe5e51b7Smrg        }
1456fe5e51b7Smrg
1457fe5e51b7Smrg#if X_BYTE_ORDER == X_BIG_ENDIAN
1458fe5e51b7Smrg	/* Disable byte-swapping for big-endian architectures - the XFree
1459fe5e51b7Smrg	   driver seems to like a little-endian framebuffer -ReneR */
1460fe5e51b7Smrg	/* pReg->Option |= 0x80000000; */
1461fe5e51b7Smrg	pReg->Option &= ~0x80000000;
1462fe5e51b7Smrg#endif
1463fe5e51b7Smrg
1464fe5e51b7Smrg	return(TRUE);
1465fe5e51b7Smrg}
1466fe5e51b7Smrg
1467fe5e51b7Smrg/*
1468fe5e51b7Smrg * MGAGLoadPalette
1469fe5e51b7Smrg */
1470fe5e51b7Smrg
1471fe5e51b7Smrgstatic void
1472fe5e51b7SmrgMGAPaletteLoadCallback(ScrnInfoPtr pScrn)
1473fe5e51b7Smrg{
1474fe5e51b7Smrg    MGAPtr pMga = MGAPTR(pScrn);
1475fe5e51b7Smrg    MGAPaletteInfo *pal = pMga->palinfo;
1476fe5e51b7Smrg    int i;
1477fe5e51b7Smrg
1478fe5e51b7Smrg    while (!(INREG8(0x1FDA) & 0x08));
1479fe5e51b7Smrg
1480fe5e51b7Smrg    for(i = 0; i < 256; i++) {
1481fe5e51b7Smrg	if(pal->update) {
1482fe5e51b7Smrg	    outMGAdreg(MGA1064_WADR_PAL, i);
1483fe5e51b7Smrg            outMGAdreg(MGA1064_COL_PAL, pal->red);
1484fe5e51b7Smrg            outMGAdreg(MGA1064_COL_PAL, pal->green);
1485fe5e51b7Smrg            outMGAdreg(MGA1064_COL_PAL, pal->blue);
1486fe5e51b7Smrg	    pal->update = FALSE;
1487fe5e51b7Smrg	}
1488fe5e51b7Smrg	pal++;
1489fe5e51b7Smrg    }
1490fe5e51b7Smrg    pMga->PaletteLoadCallback = NULL;
1491fe5e51b7Smrg}
1492fe5e51b7Smrg
1493fe5e51b7Smrgvoid MGAGLoadPalette(
1494fe5e51b7Smrg    ScrnInfoPtr pScrn,
1495fe5e51b7Smrg    int numColors,
1496fe5e51b7Smrg    int *indices,
1497fe5e51b7Smrg    LOCO *colors,
1498fe5e51b7Smrg    VisualPtr pVisual
1499fe5e51b7Smrg){
1500fe5e51b7Smrg    MGAPtr pMga = MGAPTR(pScrn);
1501fe5e51b7Smrg
1502fe5e51b7Smrg     if(pMga->Chipset == PCI_CHIP_MGAG400 || pMga->Chipset == PCI_CHIP_MGAG550){
1503fe5e51b7Smrg	 /* load them at the retrace in the block handler instead to
1504fe5e51b7Smrg	    work around some problems with static on the screen */
1505fe5e51b7Smrg	while(numColors--) {
1506fe5e51b7Smrg	    pMga->palinfo[*indices].update = TRUE;
1507fe5e51b7Smrg	    pMga->palinfo[*indices].red   = colors[*indices].red;
1508fe5e51b7Smrg	    pMga->palinfo[*indices].green = colors[*indices].green;
1509fe5e51b7Smrg	    pMga->palinfo[*indices].blue  = colors[*indices].blue;
1510fe5e51b7Smrg	    indices++;
1511fe5e51b7Smrg	}
1512fe5e51b7Smrg	pMga->PaletteLoadCallback = MGAPaletteLoadCallback;
1513fe5e51b7Smrg	return;
1514fe5e51b7Smrg    } else {
1515fe5e51b7Smrg	while(numColors--) {
1516fe5e51b7Smrg            outMGAdreg(MGA1064_WADR_PAL, *indices);
1517fe5e51b7Smrg            outMGAdreg(MGA1064_COL_PAL, colors[*indices].red);
1518fe5e51b7Smrg            outMGAdreg(MGA1064_COL_PAL, colors[*indices].green);
1519fe5e51b7Smrg            outMGAdreg(MGA1064_COL_PAL, colors[*indices].blue);
1520fe5e51b7Smrg	    indices++;
1521fe5e51b7Smrg	}
1522fe5e51b7Smrg    }
1523fe5e51b7Smrg}
1524fe5e51b7Smrg
1525fe5e51b7Smrg/*
1526fe5e51b7Smrg * MGAGRestorePalette
1527fe5e51b7Smrg */
1528fe5e51b7Smrg
1529fe5e51b7Smrgstatic void
1530fe5e51b7SmrgMGAGRestorePalette(ScrnInfoPtr pScrn, unsigned char* pntr)
1531fe5e51b7Smrg{
1532fe5e51b7Smrg    MGAPtr pMga = MGAPTR(pScrn);
1533fe5e51b7Smrg    int i = 768;
1534fe5e51b7Smrg
1535fe5e51b7Smrg    outMGAdreg(MGA1064_WADR_PAL, 0x00);
1536fe5e51b7Smrg    while(i--)
1537fe5e51b7Smrg	outMGAdreg(MGA1064_COL_PAL, *(pntr++));
1538fe5e51b7Smrg}
1539fe5e51b7Smrg
1540fe5e51b7Smrg/*
1541fe5e51b7Smrg * MGAGSavePalette
1542fe5e51b7Smrg */
1543fe5e51b7Smrgstatic void
1544fe5e51b7SmrgMGAGSavePalette(ScrnInfoPtr pScrn, unsigned char* pntr)
1545fe5e51b7Smrg{
1546fe5e51b7Smrg    MGAPtr pMga = MGAPTR(pScrn);
1547fe5e51b7Smrg    int i = 768;
1548fe5e51b7Smrg
1549fe5e51b7Smrg    outMGAdreg(MGA1064_RADR_PAL, 0x00);
1550fe5e51b7Smrg    while(i--)
1551fe5e51b7Smrg	*(pntr++) = inMGAdreg(MGA1064_COL_PAL);
1552fe5e51b7Smrg}
1553fe5e51b7Smrg
1554fe5e51b7Smrg/*
1555fe5e51b7Smrg * MGAGRestore
1556fe5e51b7Smrg *
1557fe5e51b7Smrg * This function restores a video mode.	 It basically writes out all of
1558fe5e51b7Smrg * the registers that have previously been saved.
1559fe5e51b7Smrg */
1560fe5e51b7Smrgstatic void
1561fe5e51b7SmrgMGAGRestore(ScrnInfoPtr pScrn, vgaRegPtr vgaReg, MGARegPtr mgaReg,
1562fe5e51b7Smrg	       Bool restoreFonts)
1563fe5e51b7Smrg{
1564fe5e51b7Smrg	int i;
1565fe5e51b7Smrg	MGAPtr pMga = MGAPTR(pScrn);
1566fe5e51b7Smrg	CARD32 optionMask;
1567fe5e51b7Smrg
1568eda3803bSmrgMGA_NOT_HAL(
1569eda3803bSmrg        if (pMga->is_G200WB)
1570eda3803bSmrg        {
1571eda3803bSmrg            MGAG200WBPrepareForModeSwitch(pScrn);
1572eda3803bSmrg        }
1573eda3803bSmrg);
1574eda3803bSmrg
1575fe5e51b7Smrg	/*
1576fe5e51b7Smrg	 * Pixel Clock needs to be restored regardless if we use
1577fe5e51b7Smrg	 * HALLib or not. HALlib doesn't do a good job restoring
1578fe5e51b7Smrg	 * VESA modes. MATROX: hint, hint.
1579fe5e51b7Smrg	 */
1580fe5e51b7Smrg	if (MGAISGx50(pMga) && mgaReg->Clock) {
1581fe5e51b7Smrg	    /*
1582fe5e51b7Smrg	     * With HALlib program only when restoring to console!
1583fe5e51b7Smrg	     * To test this we check for Clock == 0.
1584fe5e51b7Smrg	     */
1585fe5e51b7Smrg	    MGAG450SetPLLFreq(pScrn, mgaReg->Clock);
1586493f84f4Smrg	    outMGAdac(MGA1064_PAN_CTL, mgaReg->Pan_Ctl);
1587fe5e51b7Smrg	    mgaReg->PIXPLLCSaved = FALSE;
1588fe5e51b7Smrg	}
1589fe5e51b7Smrg
1590fe5e51b7Smrg        if(!pMga->SecondCrtc) {
1591fe5e51b7Smrg           /* Do not set the memory config for primary cards as it
1592fe5e51b7Smrg              should be correct already. Only on little endian architectures
1593fe5e51b7Smrg              since we need to modify the byteswap bit. -ReneR */
1594fe5e51b7Smrg#if X_BYTE_ORDER == X_BIG_ENDIAN
1595fe5e51b7Smrg           optionMask = OPTION1_MASK;
1596fe5e51b7Smrg#else
1597fe5e51b7Smrg           optionMask = (pMga->Primary) ? OPTION1_MASK_PRIMARY : OPTION1_MASK;
1598fe5e51b7Smrg#endif
1599fe5e51b7Smrg
1600fe5e51b7SmrgMGA_NOT_HAL(
1601fe5e51b7Smrg	   /*
1602fe5e51b7Smrg	    * Code is needed to get things back to bank zero.
1603fe5e51b7Smrg	    */
1604fe5e51b7Smrg
1605fe5e51b7Smrg	   /* restore DAC registers
1606fe5e51b7Smrg	    * according to the docs we shouldn't write to reserved regs*/
1607fe5e51b7Smrg	   for (i = 0; i < DACREGSIZE; i++) {
1608fe5e51b7Smrg	      if( (i <= 0x03) ||
1609fe5e51b7Smrg		  (i == 0x07) ||
1610fe5e51b7Smrg		  (i == 0x0b) ||
1611fe5e51b7Smrg		  (i == 0x0f) ||
1612fe5e51b7Smrg		  ((i >= 0x13) && (i <= 0x17)) ||
1613fe5e51b7Smrg		  (i == 0x1b) ||
1614fe5e51b7Smrg		  (i == 0x1c) ||
1615fe5e51b7Smrg		  ((i >= 0x1f) && (i <= 0x29)) ||
1616fe5e51b7Smrg		  ((i >= 0x30) && (i <= 0x37)) ||
1617fe5e51b7Smrg                  (MGAISGx50(pMga) && !mgaReg->PIXPLLCSaved &&
1618fe5e51b7Smrg		   ((i == 0x2c) || (i == 0x2d) || (i == 0x2e) ||
1619fe5e51b7Smrg		    (i == 0x4c) || (i == 0x4d) || (i == 0x4e))))
1620fe5e51b7Smrg		 continue;
1621fe5e51b7Smrg	      if (pMga->is_G200SE
1622fe5e51b7Smrg		  && ((i == 0x2C) || (i == 0x2D) || (i == 0x2E)))
1623fe5e51b7Smrg	         continue;
1624a31a186aSmrg	      if ( (pMga->is_G200EV || pMga->is_G200WB || pMga->is_G200EH) &&
1625eda3803bSmrg		   (i >= 0x44) && (i <= 0x4E))
1626eda3803bSmrg	         continue;
16270bb88ba4Smrg
1628fe5e51b7Smrg	      outMGAdac(i, mgaReg->DacRegs[i]);
1629fe5e51b7Smrg	   }
1630fe5e51b7Smrg
16310bb88ba4Smrg		if (pMga->is_G200ER)
16320bb88ba4Smrg        {
16330bb88ba4Smrg			outMGAdac(0x90, mgaReg->Dac_Index90);
16340bb88ba4Smrg        }
16356f68ce78Smrg           if (pMga->is_G200SE && (pMga->reg_1e24 >= 0x04)) {
16366f68ce78Smrg              outMGAdac( 0x1a, 0x09);
16376f68ce78Smrg              usleep(500);
16386f68ce78Smrg              outMGAdac( 0x1a, 0x01);
16396f68ce78Smrg           }
16406f68ce78Smrg
1641fe5e51b7Smrg	   if (!MGAISGx50(pMga)) {
1642fe5e51b7Smrg	       /* restore pci_option register */
1643fe5e51b7Smrg#ifdef XSERVER_LIBPCIACCESS
1644fe5e51b7Smrg	       pci_device_cfg_write_bits(pMga->PciInfo, optionMask,
1645fe5e51b7Smrg					 mgaReg->Option, PCI_OPTION_REG);
1646fe5e51b7Smrg
1647fe5e51b7Smrg	      if (pMga->Chipset != PCI_CHIP_MGA1064) {
1648fe5e51b7Smrg		  pci_device_cfg_write_bits(pMga->PciInfo, OPTION2_MASK,
1649fe5e51b7Smrg					    mgaReg->Option2, PCI_MGA_OPTION2);
1650fe5e51b7Smrg
1651fe5e51b7Smrg		  if (pMga->Chipset == PCI_CHIP_MGAG400
1652fe5e51b7Smrg		      || pMga->Chipset == PCI_CHIP_MGAG550) {
1653fe5e51b7Smrg		      pci_device_cfg_write_bits(pMga->PciInfo, OPTION3_MASK,
1654fe5e51b7Smrg						mgaReg->Option3,
1655fe5e51b7Smrg						PCI_MGA_OPTION3);
1656fe5e51b7Smrg		  }
1657fe5e51b7Smrg	      }
1658fe5e51b7Smrg#else
1659fe5e51b7Smrg	      /* restore pci_option register */
1660fe5e51b7Smrg	      pciSetBitsLong(pMga->PciTag, PCI_OPTION_REG, optionMask,
1661fe5e51b7Smrg			     mgaReg->Option);
1662fe5e51b7Smrg	      if (pMga->Chipset != PCI_CHIP_MGA1064)
1663fe5e51b7Smrg		 pciSetBitsLong(pMga->PciTag, PCI_MGA_OPTION2, OPTION2_MASK,
1664fe5e51b7Smrg				mgaReg->Option2);
1665fe5e51b7Smrg	      if (pMga->Chipset == PCI_CHIP_MGAG400 || pMga->Chipset == PCI_CHIP_MGAG550)
1666fe5e51b7Smrg		 pciSetBitsLong(pMga->PciTag, PCI_MGA_OPTION3, OPTION3_MASK,
1667fe5e51b7Smrg				mgaReg->Option3);
1668fe5e51b7Smrg#endif
1669fe5e51b7Smrg	   }
1670eda3803bSmrg
16710bb88ba4Smrg           if (pMga->is_G200ER) {
16720bb88ba4Smrg               MGAG200ERPIXPLLSET(pScrn, mgaReg);
16730bb88ba4Smrg           } else  if (pMga->is_G200EV) {
1674eda3803bSmrg               MGAG200EVPIXPLLSET(pScrn, mgaReg);
1675eda3803bSmrg           } else if (pMga->is_G200WB) {
1676eda3803bSmrg               MGAG200WBPIXPLLSET(pScrn, mgaReg);
1677a31a186aSmrg           } else if (pMga->is_G200EH) {
1678a31a186aSmrg               MGAG200EHPIXPLLSET(pScrn, mgaReg);
1679eda3803bSmrg           }
1680fe5e51b7Smrg);	/* MGA_NOT_HAL */
1681fe5e51b7Smrg	   /* restore CRTCEXT regs */
1682fe5e51b7Smrg           for (i = 0; i < 6; i++)
1683fe5e51b7Smrg	      OUTREG16(MGAREG_CRTCEXT_INDEX, (mgaReg->ExtVga[i] << 8) | i);
1684fe5e51b7Smrg
16850bb88ba4Smrg           if (pMga->is_G200ER) {
16860bb88ba4Smrg               OUTREG8(MGAREG_CRTCEXT_INDEX, 0x24);
16876f68ce78Smrg               OUTREG8(MGAREG_CRTCEXT_DATA,  mgaReg->ExtVga_MgaReq);
16886f68ce78Smrg           }
16896f68ce78Smrg
16906f68ce78Smrg           if (pMga->is_G200WB) {
16916f68ce78Smrg               if(pMga->Chipset == PCI_CHIP_MGAG200_EW3_PCI)
16926f68ce78Smrg               {
16936f68ce78Smrg                   OUTREG8(MGAREG_CRTCEXT_INDEX, 0x34);
16946f68ce78Smrg                   OUTREG8(MGAREG_CRTCEXT_DATA,  mgaReg->ExtVga_MgaReq);
16956f68ce78Smrg               }
16960bb88ba4Smrg           }
16970bb88ba4Smrg
1698fe5e51b7Smrg	   /* This handles restoring the generic VGA registers. */
1699fe5e51b7Smrg	   if (pMga->is_G200SE) {
1700fe5e51b7Smrg 	      MGAG200SERestoreMode(pScrn, vgaReg);
1701fe5e51b7Smrg	      if (restoreFonts)
1702fe5e51b7Smrg	         MGAG200SERestoreFonts(pScrn, vgaReg);
1703fe5e51b7Smrg	   } else {
1704fe5e51b7Smrg	      vgaHWRestore(pScrn, vgaReg,
1705fe5e51b7Smrg			VGA_SR_MODE | (restoreFonts ? VGA_SR_FONTS : 0));
1706fe5e51b7Smrg	   }
1707fe5e51b7Smrg  	   MGAGRestorePalette(pScrn, vgaReg->DAC);
1708fe5e51b7Smrg
1709eda3803bSmrg
1710eda3803bSmrg           if (pMga->is_G200EV) {
1711eda3803bSmrg               OUTREG16(MGAREG_CRTCEXT_INDEX, 6);
1712eda3803bSmrg               OUTREG16(MGAREG_CRTCEXT_DATA, 0);
1713eda3803bSmrg           }
17140bb88ba4Smrg
1715fe5e51b7Smrg	   /*
1716fe5e51b7Smrg	    * this is needed to properly restore start address
1717fe5e51b7Smrg	    */
1718fe5e51b7Smrg	   OUTREG16(MGAREG_CRTCEXT_INDEX, (mgaReg->ExtVga[0] << 8) | 0);
1719eda3803bSmrg
1720eda3803bSmrgMGA_NOT_HAL(
1721eda3803bSmrg           if (pMga->is_G200WB)
1722eda3803bSmrg           {
1723eda3803bSmrg               MGAG200WBRestoreFromModeSwitch(pScrn);
1724eda3803bSmrg           }
1725eda3803bSmrg);
1726eda3803bSmrg
1727fe5e51b7Smrg	} else {
1728fe5e51b7Smrg	   /* Second Crtc */
1729fe5e51b7Smrg	   xMODEINFO ModeInfo;
1730fe5e51b7Smrg
1731fe5e51b7SmrgMGA_NOT_HAL(
1732fe5e51b7Smrg	   /* Enable Dual Head */
1733fe5e51b7Smrg	   MGACRTC2Set(pScrn, &ModeInfo);
1734fe5e51b7Smrg	   MGAEnableSecondOutPut(pScrn, &ModeInfo);
1735fe5e51b7Smrg	   MGACRTC2SetPitch(pScrn, &ModeInfo);
1736fe5e51b7Smrg	   MGACRTC2SetDisplayStart(pScrn, &ModeInfo,0,0,0);
1737fe5e51b7Smrg
1738fe5e51b7Smrg	   for (i = 0x80; i <= 0xa0; i ++) {
1739fe5e51b7Smrg                if (i== 0x8d) {
1740fe5e51b7Smrg		   i = 0x8f;
1741fe5e51b7Smrg		   continue;
1742fe5e51b7Smrg		}
1743fe5e51b7Smrg                outMGAdac(i,   mgaReg->dac2[ i - 0x80]);
1744fe5e51b7Smrg	   }
1745eda3803bSmrg
1746fe5e51b7Smrg); /* MGA_NOT_HAL */
1747fe5e51b7Smrg
1748fe5e51b7Smrg        }
1749fe5e51b7Smrg
1750fe5e51b7Smrg#ifdef DEBUG
1751fe5e51b7Smrg	ErrorF("Setting DAC:");
1752fe5e51b7Smrg	for (i=0; i<DACREGSIZE; i++) {
1753fe5e51b7Smrg#if 1
1754fe5e51b7Smrg		if(!(i%16)) ErrorF("\n%02X: ",i);
1755fe5e51b7Smrg		ErrorF("%02X ", mgaReg->DacRegs[i]);
1756fe5e51b7Smrg#else
1757fe5e51b7Smrg		if(!(i%8)) ErrorF("\n%02X: ",i);
1758fe5e51b7Smrg		ErrorF("0x%02X, ", mgaReg->DacRegs[i]);
1759fe5e51b7Smrg#endif
1760fe5e51b7Smrg	}
1761fe5e51b7Smrg	ErrorF("\nOPTION  = %08lX\n", mgaReg->Option);
1762fe5e51b7Smrg	ErrorF("OPTION2 = %08lX\n", mgaReg->Option2);
1763fe5e51b7Smrg	ErrorF("CRTCEXT:");
1764fe5e51b7Smrg	for (i=0; i<6; i++) ErrorF(" %02X", mgaReg->ExtVga[i]);
1765fe5e51b7Smrg	ErrorF("\n");
1766fe5e51b7Smrg#endif
1767fe5e51b7Smrg
1768fe5e51b7Smrg}
1769fe5e51b7Smrg
1770fe5e51b7Smrg/*
1771fe5e51b7Smrg * MGAGSave
1772fe5e51b7Smrg *
1773fe5e51b7Smrg * This function saves the video state.
1774fe5e51b7Smrg */
1775fe5e51b7Smrgstatic void
1776fe5e51b7SmrgMGAGSave(ScrnInfoPtr pScrn, vgaRegPtr vgaReg, MGARegPtr mgaReg,
1777fe5e51b7Smrg	    Bool saveFonts)
1778fe5e51b7Smrg{
1779fe5e51b7Smrg	int i;
1780fe5e51b7Smrg	MGAPtr pMga = MGAPTR(pScrn);
1781fe5e51b7Smrg
1782fe5e51b7Smrg	/*
1783fe5e51b7Smrg	 * Pixel Clock needs to be restored regardless if we use
1784fe5e51b7Smrg	 * HALLib or not. HALlib doesn't do a good job restoring
1785fe5e51b7Smrg	 * VESA modes (s.o.). MATROX: hint, hint.
1786fe5e51b7Smrg	 */
1787fe5e51b7Smrg	if (MGAISGx50(pMga)) {
1788493f84f4Smrg	    mgaReg->Pan_Ctl = inMGAdac(MGA1064_PAN_CTL);
1789fe5e51b7Smrg	    mgaReg->Clock = MGAG450SavePLLFreq(pScrn);
1790fe5e51b7Smrg	}
1791fe5e51b7Smrg
1792fe5e51b7Smrg	if(pMga->SecondCrtc == TRUE) {
1793fe5e51b7Smrg	   for(i = 0x80; i < 0xa0; i++)
1794fe5e51b7Smrg	      mgaReg->dac2[i-0x80] = inMGAdac(i);
1795fe5e51b7Smrg
1796fe5e51b7Smrg	   return;
1797fe5e51b7Smrg	}
1798fe5e51b7Smrg
1799fe5e51b7Smrg	MGA_NOT_HAL(
1800fe5e51b7Smrg	/* Allocate the DacRegs space if not done already */
1801fe5e51b7Smrg	if (mgaReg->DacRegs == NULL) {
1802fe5e51b7Smrg		mgaReg->DacRegs = xnfcalloc(DACREGSIZE, 1);
1803fe5e51b7Smrg	}
1804fe5e51b7Smrg	);	/* MGA_NOT_HAL */
1805fe5e51b7Smrg
1806fe5e51b7Smrg	/*
1807fe5e51b7Smrg	 * Code is needed to get back to bank zero.
1808fe5e51b7Smrg	 */
1809fe5e51b7Smrg	OUTREG16(MGAREG_CRTCEXT_INDEX, 0x0004);
1810fe5e51b7Smrg
1811fe5e51b7Smrg	/*
1812fe5e51b7Smrg	 * This function will handle creating the data structure and filling
1813fe5e51b7Smrg	 * in the generic VGA portion.
1814fe5e51b7Smrg	 */
1815fe5e51b7Smrg	if (pMga->is_G200SE) {
1816fe5e51b7Smrg 	    MGAG200SESaveMode(pScrn, vgaReg);
1817fe5e51b7Smrg	    if (saveFonts)
1818fe5e51b7Smrg		MGAG200SESaveFonts(pScrn, vgaReg);
1819fe5e51b7Smrg	} else {
1820fe5e51b7Smrg	    vgaHWSave(pScrn, vgaReg, VGA_SR_MODE |
1821fe5e51b7Smrg				     (saveFonts ? VGA_SR_FONTS : 0));
1822fe5e51b7Smrg	}
1823fe5e51b7Smrg	MGAGSavePalette(pScrn, vgaReg->DAC);
1824fe5e51b7Smrg	/*
1825fe5e51b7Smrg	 * Work around another bug in HALlib: it doesn't restore the
1826fe5e51b7Smrg	 * DAC width register correctly.
1827fe5e51b7Smrg	 */
1828fe5e51b7Smrg
1829fe5e51b7Smrg	MGA_NOT_HAL(
1830fe5e51b7Smrg	/*
1831fe5e51b7Smrg	 * The port I/O code necessary to read in the extended registers.
1832fe5e51b7Smrg	 */
1833fe5e51b7Smrg	for (i = 0; i < DACREGSIZE; i++)
1834fe5e51b7Smrg		mgaReg->DacRegs[i] = inMGAdac(i);
1835fe5e51b7Smrg
1836eda3803bSmrg        if (pMga->is_G200WB) {
1837eda3803bSmrg            mgaReg->PllM = inMGAdac(MGA1064_WB_PIX_PLLC_M);
1838eda3803bSmrg            mgaReg->PllN = inMGAdac(MGA1064_WB_PIX_PLLC_N);
1839eda3803bSmrg            mgaReg->PllP = inMGAdac(MGA1064_WB_PIX_PLLC_P);
1840eda3803bSmrg        } else if (pMga->is_G200EV) {
1841eda3803bSmrg            mgaReg->PllM = inMGAdac(MGA1064_EV_PIX_PLLC_M);
1842eda3803bSmrg            mgaReg->PllN = inMGAdac(MGA1064_EV_PIX_PLLC_N);
1843eda3803bSmrg            mgaReg->PllP = inMGAdac(MGA1064_EV_PIX_PLLC_P);
1844a31a186aSmrg        } else if (pMga->is_G200EH) {
1845a31a186aSmrg            mgaReg->PllM = inMGAdac(MGA1064_EH_PIX_PLLC_M);
1846a31a186aSmrg            mgaReg->PllN = inMGAdac(MGA1064_EH_PIX_PLLC_N);
1847a31a186aSmrg            mgaReg->PllP = inMGAdac(MGA1064_EH_PIX_PLLC_P);
18480bb88ba4Smrg        } else if (pMga->is_G200ER) {
18490bb88ba4Smrg            mgaReg->PllM = inMGAdac(MGA1064_ER_PIX_PLLC_M);
18500bb88ba4Smrg            mgaReg->PllN = inMGAdac(MGA1064_ER_PIX_PLLC_N);
18510bb88ba4Smrg            mgaReg->PllP = inMGAdac(MGA1064_ER_PIX_PLLC_P);
18520bb88ba4Smrg            mgaReg->Dac_Index90 = inMGAdac(0x90);
1853eda3803bSmrg        }
1854eda3803bSmrg
1855fe5e51b7Smrg        mgaReg->PIXPLLCSaved = TRUE;
1856fe5e51b7Smrg
1857fe5e51b7Smrg#ifdef XSERVER_LIBPCIACCESS
1858fe5e51b7Smrg	pci_device_cfg_read_u32(pMga->PciInfo, & mgaReg->Option,
1859fe5e51b7Smrg				PCI_OPTION_REG);
1860fe5e51b7Smrg	pci_device_cfg_read_u32(pMga->PciInfo, & mgaReg->Option2,
1861fe5e51b7Smrg				PCI_MGA_OPTION2);
1862fe5e51b7Smrg#else
1863fe5e51b7Smrg	mgaReg->Option = pciReadLong(pMga->PciTag, PCI_OPTION_REG);
1864fe5e51b7Smrg
1865fe5e51b7Smrg	mgaReg->Option2 = pciReadLong(pMga->PciTag, PCI_MGA_OPTION2);
1866fe5e51b7Smrg#endif
1867fe5e51b7Smrg	if (pMga->Chipset == PCI_CHIP_MGAG400 || pMga->Chipset == PCI_CHIP_MGAG550)
1868fe5e51b7Smrg#ifdef XSERVER_LIBPCIACCESS
1869fe5e51b7Smrg		    pci_device_cfg_read_u32(pMga->PciInfo, & mgaReg->Option3,
1870fe5e51b7Smrg					    PCI_MGA_OPTION3);
1871fe5e51b7Smrg#else
1872fe5e51b7Smrg	    mgaReg->Option3 = pciReadLong(pMga->PciTag, PCI_MGA_OPTION3);
1873fe5e51b7Smrg#endif
1874fe5e51b7Smrg	);	/* MGA_NOT_HAL */
1875fe5e51b7Smrg
1876fe5e51b7Smrg	for (i = 0; i < 6; i++)
1877fe5e51b7Smrg	{
1878fe5e51b7Smrg		OUTREG8(MGAREG_CRTCEXT_INDEX, i);
1879fe5e51b7Smrg		mgaReg->ExtVga[i] = INREG8(MGAREG_CRTCEXT_DATA);
1880fe5e51b7Smrg	}
18810bb88ba4Smrg	if (pMga->is_G200ER)
18820bb88ba4Smrg	{
18830bb88ba4Smrg		OUTREG8(MGAREG_CRTCEXT_INDEX, 0x24);
18846f68ce78Smrg		mgaReg->ExtVga_MgaReq = INREG8(MGAREG_CRTCEXT_DATA);
18856f68ce78Smrg 	}
18866f68ce78Smrg        if (pMga->is_G200WB)
18876f68ce78Smrg        {
18886f68ce78Smrg            if(pMga->Chipset == PCI_CHIP_MGAG200_EW3_PCI)
18896f68ce78Smrg            {
18906f68ce78Smrg                OUTREG8(MGAREG_CRTCEXT_INDEX, 0x34);
18916f68ce78Smrg                mgaReg->ExtVga_MgaReq = INREG8(MGAREG_CRTCEXT_DATA);
18926f68ce78Smrg            }
18936f68ce78Smrg        }
1894fe5e51b7Smrg
1895fe5e51b7Smrg#ifdef DEBUG
1896fe5e51b7Smrg	ErrorF("Saved values:\nDAC:");
1897fe5e51b7Smrg	for (i=0; i<DACREGSIZE; i++) {
1898fe5e51b7Smrg#if 1
1899fe5e51b7Smrg		if(!(i%16)) ErrorF("\n%02X: ",i);
1900fe5e51b7Smrg		ErrorF("%02X ", mgaReg->DacRegs[i]);
1901fe5e51b7Smrg#else
1902fe5e51b7Smrg		if(!(i%8)) ErrorF("\n%02X: ",i);
1903fe5e51b7Smrg		ErrorF("0x%02X, ", mgaReg->DacRegs[i]);
1904fe5e51b7Smrg#endif
1905fe5e51b7Smrg	}
1906fe5e51b7Smrg	ErrorF("\nOPTION  = %08lX\n:", mgaReg->Option);
1907fe5e51b7Smrg	ErrorF("OPTION2 = %08lX\nCRTCEXT:", mgaReg->Option2);
1908fe5e51b7Smrg	for (i=0; i<6; i++) ErrorF(" %02X", mgaReg->ExtVga[i]);
1909fe5e51b7Smrg	ErrorF("\n");
1910fe5e51b7Smrg#endif
1911fe5e51b7Smrg}
1912fe5e51b7Smrg
1913fe5e51b7Smrg/****
1914fe5e51b7Smrg ***  HW Cursor
1915fe5e51b7Smrg */
1916fe5e51b7Smrgstatic void
1917fe5e51b7SmrgMGAGLoadCursorImage(ScrnInfoPtr pScrn, unsigned char *src)
1918fe5e51b7Smrg{
1919fe5e51b7Smrg    MGAPtr pMga = MGAPTR(pScrn);
1920fe5e51b7Smrg    CARD32 *dst = (CARD32*)(pMga->FbBase + pMga->FbCursorOffset);
1921fe5e51b7Smrg    int i = 128;
1922fe5e51b7Smrg
1923fe5e51b7Smrg    /* swap bytes in each line */
1924fe5e51b7Smrg    while( i-- ) {
1925fe5e51b7Smrg        *dst++ = (src[4] << 24) | (src[5] << 16) | (src[6] << 8) | src[7];
1926fe5e51b7Smrg        *dst++ = (src[0] << 24) | (src[1] << 16) | (src[2] << 8) | src[3];
1927fe5e51b7Smrg        src += 8;
1928fe5e51b7Smrg    }
1929fe5e51b7Smrg}
1930fe5e51b7Smrg
1931fe5e51b7Smrgstatic void
1932fe5e51b7SmrgMGAGShowCursor(ScrnInfoPtr pScrn)
1933fe5e51b7Smrg{
1934fe5e51b7Smrg    MGAPtr pMga = MGAPTR(pScrn);
1935fe5e51b7Smrg    /* Enable cursor - X-Windows mode */
1936fe5e51b7Smrg    outMGAdac(MGA1064_CURSOR_CTL, 0x03);
1937fe5e51b7Smrg}
1938fe5e51b7Smrg
1939fe5e51b7Smrgstatic void
1940fe5e51b7SmrgMGAGShowCursorG100(ScrnInfoPtr pScrn)
1941fe5e51b7Smrg{
1942fe5e51b7Smrg    MGAPtr pMga = MGAPTR(pScrn);
1943fe5e51b7Smrg    /* Enable cursor - X-Windows mode */
1944fe5e51b7Smrg    outMGAdac(MGA1064_CURSOR_CTL, 0x01);
1945fe5e51b7Smrg}
1946fe5e51b7Smrg
1947fe5e51b7Smrgstatic void
1948fe5e51b7SmrgMGAGHideCursor(ScrnInfoPtr pScrn)
1949fe5e51b7Smrg{
1950fe5e51b7Smrg    MGAPtr pMga = MGAPTR(pScrn);
1951fe5e51b7Smrg    /* Disable cursor */
1952fe5e51b7Smrg    outMGAdac(MGA1064_CURSOR_CTL, 0x00);
1953fe5e51b7Smrg}
1954fe5e51b7Smrg
1955fe5e51b7Smrgstatic void
1956fe5e51b7SmrgMGAGSetCursorPosition(ScrnInfoPtr pScrn, int x, int y)
1957fe5e51b7Smrg{
1958fe5e51b7Smrg    MGAPtr pMga = MGAPTR(pScrn);
1959fe5e51b7Smrg    x += 64;
1960fe5e51b7Smrg    y += 64;
1961fe5e51b7Smrg
1962fe5e51b7Smrg    /* cursor update must never occurs during a retrace period (pp 4-160) */
1963fe5e51b7Smrg    while( INREG( MGAREG_Status ) & 0x08 );
1964fe5e51b7Smrg
1965fe5e51b7Smrg    /* Output position - "only" 12 bits of location documented */
1966fe5e51b7Smrg    OUTREG8( RAMDAC_OFFSET + MGA1064_CUR_XLOW, (x & 0xFF));
1967fe5e51b7Smrg    OUTREG8( RAMDAC_OFFSET + MGA1064_CUR_XHI, (x & 0xF00) >> 8);
1968fe5e51b7Smrg    OUTREG8( RAMDAC_OFFSET + MGA1064_CUR_YLOW, (y & 0xFF));
1969fe5e51b7Smrg    OUTREG8( RAMDAC_OFFSET + MGA1064_CUR_YHI, (y & 0xF00) >> 8);
1970fe5e51b7Smrg}
1971fe5e51b7Smrg
1972fe5e51b7Smrg
1973fe5e51b7Smrgstatic void
1974fe5e51b7SmrgMGAGSetCursorColors(ScrnInfoPtr pScrn, int bg, int fg)
1975fe5e51b7Smrg{
1976fe5e51b7Smrg    MGAPtr pMga = MGAPTR(pScrn);
1977fe5e51b7Smrg
1978fe5e51b7Smrg    /* Background color */
1979fe5e51b7Smrg    outMGAdac(MGA1064_CURSOR_COL0_RED,   (bg & 0x00FF0000) >> 16);
1980fe5e51b7Smrg    outMGAdac(MGA1064_CURSOR_COL0_GREEN, (bg & 0x0000FF00) >> 8);
1981fe5e51b7Smrg    outMGAdac(MGA1064_CURSOR_COL0_BLUE,  (bg & 0x000000FF));
1982fe5e51b7Smrg
1983fe5e51b7Smrg    /* Foreground color */
1984fe5e51b7Smrg    outMGAdac(MGA1064_CURSOR_COL1_RED,   (fg & 0x00FF0000) >> 16);
1985fe5e51b7Smrg    outMGAdac(MGA1064_CURSOR_COL1_GREEN, (fg & 0x0000FF00) >> 8);
1986fe5e51b7Smrg    outMGAdac(MGA1064_CURSOR_COL1_BLUE,  (fg & 0x000000FF));
1987fe5e51b7Smrg}
1988fe5e51b7Smrg
1989fe5e51b7Smrgstatic void
1990fe5e51b7SmrgMGAGSetCursorColorsG100(ScrnInfoPtr pScrn, int bg, int fg)
1991fe5e51b7Smrg{
1992fe5e51b7Smrg    MGAPtr pMga = MGAPTR(pScrn);
1993fe5e51b7Smrg
1994fe5e51b7Smrg    /* Background color */
1995fe5e51b7Smrg    outMGAdac(MGA1064_CURSOR_COL1_RED,   (bg & 0x00FF0000) >> 16);
1996fe5e51b7Smrg    outMGAdac(MGA1064_CURSOR_COL1_GREEN, (bg & 0x0000FF00) >> 8);
1997fe5e51b7Smrg    outMGAdac(MGA1064_CURSOR_COL1_BLUE,  (bg & 0x000000FF));
1998fe5e51b7Smrg
1999fe5e51b7Smrg    /* Foreground color */
2000fe5e51b7Smrg    outMGAdac(MGA1064_CURSOR_COL2_RED,   (fg & 0x00FF0000) >> 16);
2001fe5e51b7Smrg    outMGAdac(MGA1064_CURSOR_COL2_GREEN, (fg & 0x0000FF00) >> 8);
2002fe5e51b7Smrg    outMGAdac(MGA1064_CURSOR_COL2_BLUE,  (fg & 0x000000FF));
2003fe5e51b7Smrg}
2004fe5e51b7Smrg
2005fe5e51b7Smrgstatic Bool
2006fe5e51b7SmrgMGAGUseHWCursor(ScreenPtr pScrn, CursorPtr pCurs)
2007fe5e51b7Smrg{
20080bb88ba4Smrg    MGAPtr pMga = MGAPTR(xf86ScreenToScrn(pScrn));
2009fe5e51b7Smrg   /* This needs to detect if its on the second dac */
2010fe5e51b7Smrg    if( XF86SCRNINFO(pScrn)->currentMode->Flags & V_DBLSCAN )
2011fe5e51b7Smrg    	return FALSE;
2012fe5e51b7Smrg    if( pMga->SecondCrtc == TRUE )
2013fe5e51b7Smrg     	return FALSE;
2014fe5e51b7Smrg    return TRUE;
2015fe5e51b7Smrg}
2016fe5e51b7Smrg
2017fe5e51b7Smrg
2018fe5e51b7Smrg/*
2019fe5e51b7Smrg * According to mga-1064g.pdf pp215-216 (4-179 & 4-180) the low bits of
2020fe5e51b7Smrg * XGENIODATA and XGENIOCTL are connected to the 4 DDC pins, but don't say
2021fe5e51b7Smrg * which VGA line is connected to each DDC pin, so I've had to guess.
2022fe5e51b7Smrg *
2023fe5e51b7Smrg * DDC1 support only requires DDC_SDA_MASK,
2024fe5e51b7Smrg * DDC2 support requires DDC_SDA_MASK and DDC_SCL_MASK
2025fe5e51b7Smrg *
2026fe5e51b7Smrg * If we want DDC on second head (P2) then we must use DDC2 protocol (I2C)
2027fe5e51b7Smrg *
2028fe5e51b7Smrg * Be careful, DDC1 and DDC2 refer to protocols, DDC_P1 and DDC_P2 refer to
2029fe5e51b7Smrg * DDC data coming in on which videoport on the card
2030fe5e51b7Smrg */
2031eda3803bSmrg#define DDC_P1_SDA_MASK (1 << 1)
2032eda3803bSmrg#define DDC_P1_SCL_MASK (1 << 3)
2033eda3803bSmrg
2034eda3803bSmrgstatic const struct mgag_i2c_private {
2035eda3803bSmrg    unsigned sda_mask;
2036eda3803bSmrg    unsigned scl_mask;
2037eda3803bSmrg} i2c_priv[] = {
2038eda3803bSmrg    { (1 << 1), (1 << 3) },
2039eda3803bSmrg    { (1 << 0), (1 << 2) },
2040eda3803bSmrg    { (1 << 4), (1 << 5) },
2041eda3803bSmrg    { (1 << 0), (1 << 1) },  /* G200SE, G200EV and G200WB I2C bits */
20420bb88ba4Smrg    { (1 << 1), (1 << 0) },  /* G200EH, G200ER I2C bits */
2043eda3803bSmrg};
2044eda3803bSmrg
2045fe5e51b7Smrg
2046fe5e51b7Smrgstatic unsigned int
2047fe5e51b7SmrgMGAG_ddc1Read(ScrnInfoPtr pScrn)
2048fe5e51b7Smrg{
2049fe5e51b7Smrg  MGAPtr pMga = MGAPTR(pScrn);
2050fe5e51b7Smrg  unsigned char val;
2051eda3803bSmrg  int i2c_index;
2052eda3803bSmrg
2053eda3803bSmrg  if (pMga->is_G200SE || pMga->is_G200WB || pMga->is_G200EV)
2054eda3803bSmrg    i2c_index = 3;
20550bb88ba4Smrg  else if (pMga->is_G200EH || pMga->is_G200ER)
2056a31a186aSmrg    i2c_index = 4;
2057eda3803bSmrg  else
2058eda3803bSmrg    i2c_index = 0;
2059eda3803bSmrg
2060eda3803bSmrg  const struct mgag_i2c_private *p = & i2c_priv[i2c_index];
2061eda3803bSmrg
2062fe5e51b7Smrg  /* Define the SDA as an input */
2063eda3803bSmrg  outMGAdacmsk(MGA1064_GEN_IO_CTL, ~(p->scl_mask | p->sda_mask), 0);
2064fe5e51b7Smrg
2065fe5e51b7Smrg  /* wait for Vsync */
2066fe5e51b7Smrg  if (pMga->is_G200SE) {
2067fe5e51b7Smrg    usleep(4);
2068fe5e51b7Smrg  } else {
2069fe5e51b7Smrg    while( INREG( MGAREG_Status ) & 0x08 );
2070fe5e51b7Smrg    while( ! (INREG( MGAREG_Status ) & 0x08) );
2071fe5e51b7Smrg  }
2072fe5e51b7Smrg
2073fe5e51b7Smrg  /* Get the result */
2074eda3803bSmrg  val = (inMGAdac(MGA1064_GEN_IO_DATA) & p->sda_mask);
2075fe5e51b7Smrg  return val;
2076fe5e51b7Smrg}
2077fe5e51b7Smrg
2078fe5e51b7Smrgstatic void
2079eda3803bSmrgMGAG_I2CGetBits(I2CBusPtr b, int *clock, int *data)
2080fe5e51b7Smrg{
2081fe5e51b7Smrg  ScrnInfoPtr pScrn = xf86Screens[b->scrnIndex];
2082fe5e51b7Smrg  MGAPtr pMga = MGAPTR(pScrn);
2083eda3803bSmrg    const struct mgag_i2c_private *p =
2084eda3803bSmrg	(struct mgag_i2c_private *) b->DriverPrivate.ptr;
2085fe5e51b7Smrg  unsigned char val;
2086fe5e51b7Smrg
2087fe5e51b7Smrg   /* Get the result. */
2088fe5e51b7Smrg   val = inMGAdac(MGA1064_GEN_IO_DATA);
2089fe5e51b7Smrg
2090eda3803bSmrg   *clock = (val & p->scl_mask) != 0;
2091eda3803bSmrg   *data  = (val & p->sda_mask) != 0;
2092fe5e51b7Smrg#ifdef DEBUG
2093fe5e51b7Smrg  ErrorF("MGAG_I2CGetBits(%p,...) val=0x%x, returns clock %d, data %d\n", b, val, *clock, *data);
2094fe5e51b7Smrg#endif
2095fe5e51b7Smrg}
2096fe5e51b7Smrg
2097fe5e51b7Smrg/*
2098fe5e51b7Smrg * ATTENTION! - the DATA and CLOCK lines need to be tri-stated when
2099fe5e51b7Smrg * high. Therefore turn off output driver for the line to set line
2100fe5e51b7Smrg * to high. High signal is maintained by a 15k Ohm pull-up resistor.
2101fe5e51b7Smrg */
2102fe5e51b7Smrgstatic void
2103eda3803bSmrgMGAG_I2CPutBits(I2CBusPtr b, int clock, int data)
2104fe5e51b7Smrg{
2105fe5e51b7Smrg  ScrnInfoPtr pScrn = xf86Screens[b->scrnIndex];
2106fe5e51b7Smrg  MGAPtr pMga = MGAPTR(pScrn);
2107eda3803bSmrg    const struct mgag_i2c_private *p =
2108eda3803bSmrg	(struct mgag_i2c_private *) b->DriverPrivate.ptr;
2109fe5e51b7Smrg  unsigned char drv, val;
2110fe5e51b7Smrg
2111eda3803bSmrg  val = (clock ? p->scl_mask : 0) | (data ? p->sda_mask : 0);
2112eda3803bSmrg  drv = ((!clock) ? p->scl_mask : 0) | ((!data) ? p->sda_mask : 0);
2113fe5e51b7Smrg
2114fe5e51b7Smrg  /* Write the values */
2115eda3803bSmrg  outMGAdacmsk(MGA1064_GEN_IO_CTL, ~(p->scl_mask | p->sda_mask) , drv);
2116eda3803bSmrg  outMGAdacmsk(MGA1064_GEN_IO_DATA, ~(p->scl_mask | p->sda_mask) , val);
2117fe5e51b7Smrg#ifdef DEBUG
2118fe5e51b7Smrg  ErrorF("MGAG_I2CPutBits(%p, %d, %d) val=0x%x\n", b, clock, data, val);
2119fe5e51b7Smrg#endif
2120fe5e51b7Smrg}
2121fe5e51b7Smrg
2122fe5e51b7Smrg
2123eda3803bSmrgstatic I2CBusPtr
2124eda3803bSmrgmgag_create_i2c_bus(const char *name, unsigned bus_index, unsigned scrn_index)
2125fe5e51b7Smrg{
2126eda3803bSmrg    I2CBusPtr I2CPtr = xf86CreateI2CBusRec();
2127eda3803bSmrg
2128eda3803bSmrg    if (I2CPtr != NULL) {
2129eda3803bSmrg	I2CPtr->BusName = name;
2130eda3803bSmrg	I2CPtr->scrnIndex = scrn_index;
2131eda3803bSmrg	I2CPtr->I2CPutBits = MGAG_I2CPutBits;
2132eda3803bSmrg	I2CPtr->I2CGetBits = MGAG_I2CGetBits;
2133eda3803bSmrg	I2CPtr->AcknTimeout = 5;
2134eda3803bSmrg	I2CPtr->DriverPrivate.ptr = & i2c_priv[bus_index];
2135eda3803bSmrg
2136eda3803bSmrg	if (!xf86I2CBusInit(I2CPtr)) {
2137eda3803bSmrg	    xf86DestroyI2CBusRec(I2CPtr, TRUE, TRUE);
2138eda3803bSmrg	    I2CPtr = NULL;
2139eda3803bSmrg	}
2140eda3803bSmrg    }
2141eda3803bSmrg
2142eda3803bSmrg    return I2CPtr;
2143fe5e51b7Smrg}
2144fe5e51b7Smrg
2145eda3803bSmrg
2146fe5e51b7SmrgBool
2147fe5e51b7SmrgMGAG_i2cInit(ScrnInfoPtr pScrn)
2148fe5e51b7Smrg{
2149fe5e51b7Smrg    MGAPtr pMga = MGAPTR(pScrn);
2150fe5e51b7Smrg
2151fe5e51b7Smrg    if (pMga->SecondCrtc == FALSE) {
2152eda3803bSmrg        int i2c_index;
2153fe5e51b7Smrg
2154eda3803bSmrg        if (pMga->is_G200SE || pMga->is_G200WB || pMga->is_G200EV)
2155eda3803bSmrg            i2c_index = 3;
21560bb88ba4Smrg        else if (pMga->is_G200EH || pMga->is_G200ER)
2157a31a186aSmrg            i2c_index = 4;
2158eda3803bSmrg        else
2159eda3803bSmrg            i2c_index = 0;
2160fe5e51b7Smrg
2161eda3803bSmrg	pMga->DDC_Bus1 = mgag_create_i2c_bus("DDC P1",
2162eda3803bSmrg					     i2c_index, pScrn->scrnIndex);
2163eda3803bSmrg	return (pMga->DDC_Bus1 != NULL);
2164eda3803bSmrg    } else {
2165eda3803bSmrg	/* We have a dual head setup on G-series, set up DDC #2. */
2166eda3803bSmrg	pMga->DDC_Bus2 = mgag_create_i2c_bus("DDC P2", 1, pScrn->scrnIndex);
2167eda3803bSmrg
2168eda3803bSmrg	if (pMga->DDC_Bus2 != NULL) {
2169eda3803bSmrg	    /* 0xA0 is DDC EEPROM address */
2170eda3803bSmrg	    if (!xf86I2CProbeAddress(pMga->DDC_Bus2, 0xA0)) {
2171eda3803bSmrg		xf86DrvMsg(pScrn->scrnIndex, X_INFO, "DDC #2 unavailable -> TV cable connected or no monitor connected!\n");
2172eda3803bSmrg		pMga->Crtc2IsTV = TRUE;  /* assume for now.  We need to fix HAL interactions. */
2173fe5e51b7Smrg	    }
2174eda3803bSmrg	}
2175fe5e51b7Smrg
2176fe5e51b7Smrg	/* Then try to set up MAVEN bus. */
2177eda3803bSmrg	pMga->Maven_Bus = mgag_create_i2c_bus("MAVEN", 2, pScrn->scrnIndex);
2178eda3803bSmrg	if (pMga->Maven_Bus != NULL) {
2179eda3803bSmrg	    pMga->Maven = NULL;
2180eda3803bSmrg	    pMga->Maven_Version = 0;
2181eda3803bSmrg
2182eda3803bSmrg	    /* Try to detect the MAVEN. */
2183eda3803bSmrg	    if (xf86I2CProbeAddress(pMga->Maven_Bus, MAVEN_READ)) {
2184eda3803bSmrg		I2CDevPtr dp = xf86CreateI2CDevRec();
2185eda3803bSmrg		if (dp) {
2186eda3803bSmrg		    I2CByte maven_ver;
2187eda3803bSmrg
2188eda3803bSmrg		    dp->DevName = "MGA-TVO";
2189eda3803bSmrg		    dp->SlaveAddr = MAVEN_WRITE;
2190eda3803bSmrg		    dp->pI2CBus = pMga->Maven_Bus;
2191eda3803bSmrg		    if (!xf86I2CDevInit(dp)) {
2192eda3803bSmrg			xf86DestroyI2CDevRec(dp, TRUE);
2193eda3803bSmrg		    } else {
2194eda3803bSmrg			pMga->Maven = dp;
2195eda3803bSmrg			if (MGAMavenRead(pScrn, 0xB2, &maven_ver)) {
2196eda3803bSmrg			    /* heuristic stolen from matroxfb */
2197eda3803bSmrg			    pMga->Maven_Version = (maven_ver < 0x14)
2198eda3803bSmrg				? 'B' : 'C';
2199eda3803bSmrg
2200eda3803bSmrg			    xf86DrvMsg(pScrn->scrnIndex, X_INFO,
2201eda3803bSmrg				       "MAVEN revision MGA-TVO-%c detected (0x%x)\n",
2202eda3803bSmrg				       pMga->Maven_Version, maven_ver);
2203eda3803bSmrg			} else {
2204eda3803bSmrg			    xf86DrvMsg(pScrn->scrnIndex, X_INFO, "Failed to determine MAVEN hardware version!\n");
2205fe5e51b7Smrg			}
2206fe5e51b7Smrg		    }
2207eda3803bSmrg		}
2208eda3803bSmrg	    }
2209fe5e51b7Smrg
2210eda3803bSmrg	    if (pMga->Maven == NULL) {
2211eda3803bSmrg		xf86DrvMsg(pScrn->scrnIndex, X_INFO,
2212eda3803bSmrg			   "Failed to register MGA-TVO I2C device!\n");
2213fe5e51b7Smrg	    }
2214eda3803bSmrg	}
2215fe5e51b7Smrg    }
2216fe5e51b7Smrg
2217fe5e51b7Smrg    return TRUE;
2218fe5e51b7Smrg}
2219fe5e51b7Smrg
2220fe5e51b7Smrg
2221fe5e51b7Smrg/*
2222fe5e51b7Smrg * MGAGRamdacInit
2223fe5e51b7Smrg * Handle broken G100 special.
2224fe5e51b7Smrg */
2225fe5e51b7Smrgstatic void
2226fe5e51b7SmrgMGAGRamdacInit(ScrnInfoPtr pScrn)
2227fe5e51b7Smrg{
2228fe5e51b7Smrg    MGAPtr pMga = MGAPTR(pScrn);
2229fe5e51b7Smrg    MGARamdacPtr MGAdac = &pMga->Dac;
2230fe5e51b7Smrg
2231fe5e51b7Smrg    MGAdac->isHwCursor             = TRUE;
2232fe5e51b7Smrg    MGAdac->CursorOffscreenMemSize = 1024;
2233fe5e51b7Smrg    MGAdac->CursorMaxWidth         = 64;
2234fe5e51b7Smrg    MGAdac->CursorMaxHeight        = 64;
2235fe5e51b7Smrg    MGAdac->SetCursorPosition      = MGAGSetCursorPosition;
2236fe5e51b7Smrg    MGAdac->LoadCursorImage        = MGAGLoadCursorImage;
2237fe5e51b7Smrg    MGAdac->HideCursor             = MGAGHideCursor;
2238fe5e51b7Smrg    if ((pMga->Chipset == PCI_CHIP_MGAG100)
2239fe5e51b7Smrg	|| (pMga->Chipset == PCI_CHIP_MGAG100)) {
2240fe5e51b7Smrg      MGAdac->SetCursorColors        = MGAGSetCursorColorsG100;
2241fe5e51b7Smrg      MGAdac->ShowCursor             = MGAGShowCursorG100;
2242fe5e51b7Smrg    } else {
2243fe5e51b7Smrg      MGAdac->SetCursorColors        = MGAGSetCursorColors;
2244fe5e51b7Smrg      MGAdac->ShowCursor             = MGAGShowCursor;
2245fe5e51b7Smrg    }
2246fe5e51b7Smrg    MGAdac->UseHWCursor            = MGAGUseHWCursor;
2247fe5e51b7Smrg    MGAdac->CursorFlags            =
2248fe5e51b7Smrg#if X_BYTE_ORDER == X_LITTLE_ENDIAN
2249fe5e51b7Smrg    				HARDWARE_CURSOR_BIT_ORDER_MSBFIRST |
2250fe5e51b7Smrg#endif
2251fe5e51b7Smrg    				HARDWARE_CURSOR_SOURCE_MASK_INTERLEAVE_64 |
2252fe5e51b7Smrg    				HARDWARE_CURSOR_TRUECOLOR_AT_8BPP;
2253fe5e51b7Smrg
2254fe5e51b7Smrg    MGAdac->LoadPalette 	   = MGAGLoadPalette;
2255fe5e51b7Smrg    MGAdac->RestorePalette	   = MGAGRestorePalette;
2256fe5e51b7Smrg
2257fe5e51b7Smrg
2258fe5e51b7Smrg    MGAdac->maxPixelClock = pMga->bios.pixel.max_freq;
2259fe5e51b7Smrg    MGAdac->ClockFrom = X_PROBED;
2260fe5e51b7Smrg
2261fe5e51b7Smrg    /* Disable interleaving and set the rounding value */
2262fe5e51b7Smrg    pMga->Interleave = FALSE;
2263fe5e51b7Smrg
2264fe5e51b7Smrg    pMga->Roundings[0] = 64;
2265fe5e51b7Smrg    pMga->Roundings[1] = 32;
2266fe5e51b7Smrg    pMga->Roundings[2] = 64;
2267fe5e51b7Smrg    pMga->Roundings[3] = 32;
2268fe5e51b7Smrg
2269fe5e51b7Smrg    /* Clear Fast bitblt flag */
2270fe5e51b7Smrg    pMga->HasFBitBlt = FALSE;
2271fe5e51b7Smrg}
2272fe5e51b7Smrg
2273fe5e51b7Smrgvoid MGAGSetupFuncs(ScrnInfoPtr pScrn)
2274fe5e51b7Smrg{
2275fe5e51b7Smrg    MGAPtr pMga = MGAPTR(pScrn);
2276fe5e51b7Smrg
2277fe5e51b7Smrg    pMga->PreInit = MGAGRamdacInit;
2278fe5e51b7Smrg    pMga->Save = MGAGSave;
2279fe5e51b7Smrg    pMga->Restore = MGAGRestore;
2280fe5e51b7Smrg    pMga->ModeInit = MGAGInit;
22810bb88ba4Smrg    if ((!pMga->is_G200WB) && (!pMga->is_G200ER)) {
2282a31a186aSmrg        pMga->ddc1Read = MGAG_ddc1Read;
2283a31a186aSmrg        /* vgaHWddc1SetSpeed will only work if the card is in VGA mode */
2284a31a186aSmrg        pMga->DDC1SetSpeed = vgaHWddc1SetSpeedWeak();
2285a31a186aSmrg    } else {
2286a31a186aSmrg        pMga->ddc1Read = NULL;
2287a31a186aSmrg        pMga->DDC1SetSpeed = NULL;
2288a31a186aSmrg    }
2289fe5e51b7Smrg    pMga->i2cInit = MGAG_i2cInit;
2290fe5e51b7Smrg}
2291fe5e51b7Smrg
2292