Home | History | Annotate | Download | only in opcodes

Lines Matching defs:X_MASK

4102 #define P_X_MASK (PREFIX_MASK | X_MASK)
4611 #define X_MASK XRC (0x3f, 0x3ff, 1)
4614 #define XBF_MASK (X_MASK | (3 << 21))
4659 /* An X_MASK with an accumulator register and the RA and RB fields fixed. */
4660 #define XACC_MASK (X_MASK | RA_MASK | RB_MASK | (3 << 21))
4663 /* An X_MASK with two dense math register. */
4664 #define XDMRDMR_MASK (X_MASK | RA_MASK | (3 << 21) | (3 << 11))
4703 /* An X_MASK with the RA/VA field fixed. */
4704 #define XRA_MASK (X_MASK | RA_MASK)
4711 /* An X_MASK with the RB field fixed. */
4712 #define XRB_MASK (X_MASK | RB_MASK)
4714 /* An X_MASK with the RT field fixed. */
4715 #define XRT_MASK (X_MASK | RT_MASK)
4723 /* An X_MASK with the RA and RB fields fixed. */
4724 #define XRARB_MASK (X_MASK | RA_MASK | RB_MASK)
4735 /* An X_MASK with the RT and RA fields fixed. */
4736 #define XRTRA_MASK (X_MASK | RT_MASK | RA_MASK)
4738 /* An X_MASK with the RT and RB fields fixed. */
4739 #define XRTRB_MASK (X_MASK | RT_MASK | RB_MASK)
4744 /* An X_MASK with the RT, RA and RB fields fixed. */
4745 #define XRTRARB_MASK (X_MASK | RT_MASK | RA_MASK | RB_MASK)
4793 #define XCMP_MASK (X_MASK | (((uint64_t)1) << 22))
4803 #define XTO_MASK (X_MASK | TO_MASK)
4809 #define XTLB_MASK (X_MASK | SH_MASK)
4834 /* An X_MASK, but with the EH bit clear. */
4835 #define XEH_MASK (X_MASK & ~((uint64_t )1))
4922 #define XFXFXM_MASK (X_MASK | (1 << 11) | (1 << 20))
4935 #define XSPR_MASK (X_MASK | SPR_MASK)
5164 {"attn", X(0,256), X_MASK, POWER4|PPCA2, PPC476|PPCVLE, {0}},
5235 {"mulhhwu", XRC(4, 8,0), X_MASK, MULHW, 0, {RT, RA, RB}},
5236 {"mulhhwu.", XRC(4, 8,1), X_MASK, MULHW, 0, {RT, RA, RB}},
5324 {"mulhhw", XRC(4, 40,0), X_MASK, MULHW, 0, {RT, RA, RB}},
5326 {"mulhhw.", XRC(4, 40,1), X_MASK, MULHW, 0, {RT, RA, RB}},
5376 {"mulchwu", XRC(4, 136,0), X_MASK, MULHW, 0, {RT, RA, RB}},
5378 {"mulchwu.", XRC(4, 136,1), X_MASK, MULHW, 0, {RT, RA, RB}},
5392 {"mulchw", XRC(4, 168,0), X_MASK, MULHW, 0, {RT, RA, RB}},
5393 {"mulchw.", XRC(4, 168,1), X_MASK, MULHW, 0, {RT, RA, RB}},
5698 {"mullhwu", XRC(4, 392,0), X_MASK, MULHW, 0, {RT, RA, RB}},
5700 {"mullhwu.", XRC(4, 392,1), X_MASK, MULHW, 0, {RT, RA, RB}},
5738 {"mullhw", XRC(4, 424,0), X_MASK, MULHW, 0, {RT, RA, RB}},
5739 {"mullhw.", XRC(4, 424,1), X_MASK, MULHW, 0, {RT, RA, RB}},
6735 {"dnh", X(19,198), X_MASK, E500MC, PPCVLE, {DUI, DUIS}},
7189 {"tw", X(31,4), X_MASK, PPCCOM, 0, {TO, RA, RB}},
7190 {"t", X(31,4), X_MASK, PWRCOM, 0, {TO, RA, RB}},
7192 {"lvsl", X(31,6), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
7193 {"lvebx", X(31,7), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
7218 {"isellt", XISEL(31,15,0), X_MASK, PPCISEL, EXT, {RT, RA0, RB}},
7219 {"iselgt", XISEL(31,15,1), X_MASK, PPCISEL, EXT, {RT, RA0, RB}},
7220 {"iseleq", XISEL(31,15,2), X_MASK, PPCISEL, EXT, {RT, RA0, RB}},
7226 {"tlbilx", X(31,18), X_MASK, E500MC|PPCA2, 0, {T, RA0, RB}},
7233 {"ldx", X(31,21), X_MASK, PPC64, 0, {RT, RA0, RB}},
7235 {"icbt", X(31,22), X_MASK, POWER5|BOOKE|PPCE300, 0, {CT, RA0, RB}},
7237 {"lwzx", X(31,23), X_MASK, PPCCOM, 0, {RT, RA0, RB}},
7238 {"lx", X(31,23), X_MASK, PWRCOM, 0, {RT, RA, RB}},
7240 {"slw", XRC(31,24,0), X_MASK, PPCCOM, 0, {RA, RS, RB}},
7241 {"sl", XRC(31,24,0), X_MASK, PWRCOM, 0, {RA, RS, RB}},
7242 {"slw.", XRC(31,24,1), X_MASK, PPCCOM, 0, {RA, RS, RB}},
7243 {"sl.", XRC(31,24,1), X_MASK, PWRCOM, 0, {RA, RS, RB}},
7250 {"sld", XRC(31,27,0), X_MASK, PPC64, 0, {RA, RS, RB}},
7251 {"sld.", XRC(31,27,1), X_MASK, PPC64, 0, {RA, RS, RB}},
7253 {"and", XRC(31,28,0), X_MASK, COM, 0, {RA, RS, RB}},
7254 {"and.", XRC(31,28,1), X_MASK, COM, 0, {RA, RS, RB}},
7256 {"maskg", XRC(31,29,0), X_MASK, M601, PPCA2, {RA, RS, RB}},
7257 {"maskg.", XRC(31,29,1), X_MASK, M601, PPCA2, {RA, RS, RB}},
7259 {"ldepx", X(31,29), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
7267 {"lwepx", X(31,31), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
7274 {"lvsr", X(31,38), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
7275 {"lvehx", X(31,39), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
7280 {"mviwsplt", X(31,46), X_MASK, E6500, 0, {VD, RA, RB}},
7282 {"lvewx", X(31,71), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
7298 {"eratilx", X(31,51), X_MASK, PPCA2, 0, {ERAT_T, RA, RB}},
7302 {"ldux", X(31,53), X_MASK, PPC64, 0, {RT, RAL, RB}},
7306 {"lwzux", X(31,55), X_MASK, PPCCOM, 0, {RT, RAL, RB}},
7307 {"lux", X(31,55), X_MASK, PWRCOM, 0, {RT, RA, RB}},
7312 {"cntlzdm", X(31,59), X_MASK, POWER10, 0, {RA, RS, RB}},
7314 {"andc", XRC(31,60,0), X_MASK, COM, 0, {RA, RS, RB}},
7315 {"andc.", XRC(31,60,1), X_MASK, COM, 0, {RA, RS, RB}},
7338 {"td", X(31,68), X_MASK, PPC64, 0, {TO, RA, RB}},
7354 {"dlmzb", XRC(31,78,0), X_MASK, PPC403|PPC440|PPC476|TITAN, 0, {RA, RS, RB}},
7355 {"dlmzb.", XRC(31,78,1), X_MASK, PPC403|PPC440|PPC476|TITAN, 0, {RA, RS, RB}},
7370 {"lbzx", X(31,87), X_MASK, COM, 0, {RT, RA0, RB}},
7372 {"lbepx", X(31,95), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
7376 {"lvx", X(31,103), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
7388 {"mvidsplt", X(31,110), X_MASK, E6500, 0, {VD, RA, RB}},
7400 {"lbzux", X(31,119), X_MASK, COM, 0, {RT, RAL, RB}},
7404 {"not", XRC(31,124,0), X_MASK, COM, EXT, {RA, RSB}},
7405 {"nor", XRC(31,124,0), X_MASK, COM, 0, {RA, RS, RB}},
7406 {"not.", XRC(31,124,1), X_MASK, COM, EXT, {RA, RSB}},
7407 {"nor.", XRC(31,124,1), X_MASK, COM, 0, {RA, RS, RB}},
7415 {"dcbtstls", X(31,134), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
7417 {"stvebx", X(31,135), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
7435 {"dcbtstlse", X(31,142), X_MASK, PPCCHLK, E500MC, {CT, RA0, RB}},
7444 {"eratsx", XRC(31,147,0), X_MASK, PPCA2, 0, {RT, RA0, RB}},
7445 {"eratsx.", XRC(31,147,1), X_MASK, PPCA2, 0, {RT, RA0, RB}},
7447 {"stdx", X(31,149), X_MASK, PPC64, 0, {RS, RA0, RB}},
7449 {"stwcx.", XRC(31,150,1), X_MASK, PPC, 0, {RS, RA0, RB}},
7451 {"stwx", X(31,151), X_MASK, PPCCOM, 0, {RS, RA0, RB}},
7452 {"stx", X(31,151), X_MASK, PWRCOM, 0, {RS, RA, RB}},
7454 {"slq", XRC(31,152,0), X_MASK, M601, 0, {RA, RS, RB}},
7455 {"slq.", XRC(31,152,1), X_MASK, M601, 0, {RA, RS, RB}},
7457 {"sle", XRC(31,153,0), X_MASK, M601, 0, {RA, RS, RB}},
7458 {"sle.", XRC(31,153,1), X_MASK, M601, 0, {RA, RS, RB}},
7463 {"pdepd", X(31,156), X_MASK, POWER10, 0, {RA, RS, RB}},
7465 {"stdepx", X(31,157), X_MASK, E500MC|PPCA2, 0, {RS, RA0, RB}},
7467 {"stwepx", X(31,159), X_MASK, E500MC|PPCA2, 0, {RS, RA0, RB}},
7471 {"dcbtls", X(31,166), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
7473 {"stvehx", X(31,167), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
7481 {"dcbtlse", X(31,174), X_MASK, PPCCHLK, E500MC, {CT, RA0, RB}},
7498 {"eratre", X(31,179), X_MASK, PPCA2, 0, {RT, RA, WS}},
7500 {"stdux", X(31,181), X_MASK, PPC64, 0, {RS, RAS, RB}},
7502 {"stqcx.", XRC(31,182,1), X_MASK|Q_MASK, POWER8, 0, {RSQ, RA0, RB}},
7503 {"wchkall", X(31,182), X_MASK, PPCA2, 0, {OBF}},
7505 {"stwux", X(31,183), X_MASK, PPCCOM, 0, {RS, RAS, RB}},
7506 {"stux", X(31,183), X_MASK, PWRCOM, 0, {RS, RA0, RB}},
7508 {"sliq", XRC(31,184,0), X_MASK, M601, 0, {RA, RS, SH}},
7509 {"sliq.", XRC(31,184,1), X_MASK, M601, 0, {RA, RS, SH}},
7514 {"pextd", X(31,188), X_MASK, POWER10, 0, {RA, RS, RB}},
7518 {"icblq.", XRC(31,198,1), X_MASK, E6500, 0, {CT, RA0, RB}},
7520 {"stvewx", X(31,199), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
7542 {"eratwe", X(31,211), X_MASK, PPCA2, 0, {RS, RA, WS}},
7544 {"ldawx.", XRC(31,212,1), X_MASK, PPCA2, 0, {RT, RA0, RB}},
7546 {"stdcx.", XRC(31,214,1), X_MASK, PPC64, 0, {RS, RA0, RB}},
7548 {"stbx", X(31,215), X_MASK, COM, 0, {RS, RA0, RB}},
7550 {"sllq", XRC(31,216,0), X_MASK, M601, 0, {RA, RS, RB}},
7551 {"sllq.", XRC(31,216,1), X_MASK, M601, 0, {RA, RS, RB}},
7553 {"sleq", XRC(31,217,0), X_MASK, M601, 0, {RA, RS, RB}},
7554 {"sleq.", XRC(31,217,1), X_MASK, M601, 0, {RA, RS, RB}},
7557 {"cfuged", X(31,220), X_MASK, POWER10, 0, {RA, RS, RB}},
7559 {"stbepx", X(31,223), X_MASK, E500MC|PPCA2, 0, {RS, RA0, RB}},
7563 {"icblc", X(31,230), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
7565 {"stvx", X(31,231), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
7588 {"icblce", X(31,238), X_MASK, PPCCHLK, E500MC|PPCA2, {CT, RA, RB}},
7598 {"dcbtstct", X(31,246), X_MASK, POWER4, EXT, {RA0, RB, THCT}},
7599 {"dcbtstds", X(31,246), X_MASK, POWER4, EXT, {RA0, RB, THDS}},
7600 {"dcbtst", X(31,246), X_MASK, POWER4, DCBT_EO, {RA0, RB, CT}},
7601 {"dcbtst", X(31,246), X_MASK, DCBT_EO, 0, {CT, RA0, RB}},
7602 {"dcbtst", X(31,246), X_MASK, PPC, POWER4|DCBT_EO, {RA0, RB}},
7604 {"stbux", X(31,247), X_MASK, COM, 0, {RS, RAS, RB}},
7606 {"slliq", XRC(31,248,0), X_MASK, M601, 0, {RA, RS, SH}},
7607 {"slliq.", XRC(31,248,1), X_MASK, M601, 0, {RA, RS, SH}},
7609 {"bpermd", X(31,252), X_MASK, POWER7|PPCA2, 0, {RA, RS, RB}},
7611 {"dcbtstep", XRT(31,255,0), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
7613 {"mfdcrx", X(31,259), X_MASK, BOOKE|PPCA2|PPC476, TITAN, {RS, RA}},
7614 {"mfdcrx.", XRC(31,259,1), X_MASK, PPCA2, 0, {RS, RA}},
7616 {"lvexbx", X(31,261), X_MASK, E6500, 0, {VD, RA0, RB}},
7620 {"lvepxl", X(31,263), X_MASK, E6500, 0, {VD, RA0, RB}},
7626 {"modud", X(31,265), X_MASK, POWER9, 0, {RT, RA, RB}},
7633 {"moduw", X(31,267), X_MASK, POWER9, 0, {RT, RA, RB}},
7640 {"tlbiel", X(31,274), X_MASK|1<<20,POWER9, 0, {RB, RSO, RIC, PRS, X_R}},
7643 {"mfapidi", X(31,275), X_MASK, BOOKE, E500|TITAN, {RT, RA}},
7647 {"lscbx", XRC(31,277,0), X_MASK, M601, 0, {RT, RA, RB}},
7648 {"lscbx.", XRC(31,277,1), X_MASK, M601, 0, {RT, RA, RB}},
7652 {"dcbtct", X(31,278), X_MASK, POWER4, EXT, {RA0, RB, THCT}},
7653 {"dcbtds", X(31,278), X_MASK, POWER4, EXT, {RA0, RB, THDS}},
7654 {"dcbt", X(31,278), X_MASK, POWER4, DCBT_EO, {RA0, RB, CT}},
7655 {"dcbt", X(31,278), X_MASK, DCBT_EO, 0, {CT, RA0, RB}},
7656 {"dcbt", X(31,278), X_MASK, PPC, POWER4|DCBT_EO, {RA0, RB}},
7658 {"lhzx", X(31,279), X_MASK, COM, 0, {RT, RA0, RB}},
7662 {"eqv", XRC(31,284,0), X_MASK, COM, 0, {RA, RS, RB}},
7663 {"eqv.", XRC(31,284,1), X_MASK, COM, 0, {RA, RS, RB}},
7665 {"lhepx", X(31,287), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
7667 {"mfdcrux", X(31,291), X_MASK, PPC464|PPC476, 0, {RS, RA}},
7669 {"lvexhx", X(31,293), X_MASK, E6500, 0, {VD, RA0, RB}},
7670 {"lvepx", X(31,295), X_MASK, E6500, 0, {VD, RA0, RB}},
7674 {"mfbhrbe", X(31,302), X_MASK, POWER8, 0, {RT, BHRBE}},
7676 {"tlbie", X(31,306), X_MASK|1<<20,POWER9, TITAN, {RB, RS, RIC, PRS, X_R}},
7683 {"eciwx", X(31,310), X_MASK, PPC, E500|TITAN, {RT, RA0, RB}},
7685 {"lhzux", X(31,311), X_MASK, COM, 0, {RT, RAL, RB}},
7689 {"xor", XRC(31,316,0), X_MASK, COM, 0, {RA, RS, RB}},
7690 {"xor.", XRC(31,316,1), X_MASK, COM, 0, {RA, RS, RB}},
7692 {"dcbtep", XRT(31,319,0), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
7728 {"mfdcr", X(31,323), X_MASK, PPC403|BOOKE|PPCA2|PPC476, E500|TITAN, {RT, SPR}},
7729 {"mfdcr.", XRC(31,323,1), X_MASK, PPCA2, 0, {RT, SPR}},
7731 {"lvexwx", X(31,325), X_MASK, E6500, 0, {VD, RA0, RB}},
7733 {"dcread", X(31,326), X_MASK, PPC476|TITAN, 0, {RT, RA0, RB}},
7742 {"mfpmr", X(31,334), X_MASK, PPCPMR|PPCE300, 0, {RT, PMR}},
7743 {"mftmr", X(31,366), X_MASK, PPCTMR, 0, {RT, TMR}},
7812 {"mftb", X(31,339), X_MASK, POWER4|BOOKE, EXT, {RT, TBR}},
8045 {"mfspr", X(31,339), X_MASK, COM, 0, {RT, SPR}},
8047 {"lwax", X(31,341), X_MASK, PPC64, 0, {RT, RA0, RB}},
8052 {"lhax", X(31,343), X_MASK, COM, 0, {RT, RA0, RB}},
8054 {"lvxl", X(31,359), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
8067 {"mftb", X(31,371), X_MASK, PPC, NO371|POWER4, {RT, TBR}},
8070 {"lwaux", X(31,373), X_MASK, PPC64, 0, {RT, RAL, RB}},
8075 {"lhaux", X(31,375), X_MASK, COM, 0, {RT, RAL, RB}},
8081 {"mtdcrx", X(31,387), X_MASK, BOOKE|PPCA2|PPC476, TITAN, {RA, RS}},
8082 {"mtdcrx.", XRC(31,387,1), X_MASK, PPCA2, 0, {RA, RS}},
8084 {"stvexbx", X(31,389), X_MASK, E6500, 0, {VS, RA0, RB}},
8086 {"dcblc", X(31,390), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
8097 {"dcblce", X(31,398), X_MASK, PPCCHLK, E500MC, {CT, RA, RB}},
8103 {"pbt.", XRC(31,404,1), X_MASK, POWER8, 0, {RS, RA0, RB}},
8105 {"icswx", XRC(31,406,0), X_MASK, POWER7|PPCA2, 0, {RS, RA, RB}},
8106 {"icswx.", XRC(31,406,1), X_MASK, POWER7|PPCA2, 0, {RS, RA, RB}},
8108 {"sthx", X(31,407), X_MASK, COM, 0, {RS, RA0, RB}},
8110 {"orc", XRC(31,412,0), X_MASK, COM, 0, {RA, RS, RB}},
8111 {"orc.", XRC(31,412,1), X_MASK, COM, 0, {RA, RS, RB}},
8113 {"sthepx", X(31,415), X_MASK, E500MC|PPCA2, 0, {RS, RA0, RB}},
8117 {"mtdcrux", X(31,419), X_MASK, PPC464|PPC476, 0, {RA, RS}},
8119 {"stvexhx", X(31,421), X_MASK, E6500, 0, {VS, RA0, RB}},
8121 {"dcblq.", XRC(31,422,1), X_MASK, E6500, 0, {CT, RA0, RB}},
8136 {"ecowx", X(31,438), X_MASK, PPC, E500|TITAN, {RT, RA0, RB}},
8138 {"sthux", X(31,439), X_MASK, COM, 0, {RS, RAS, RB}},
8162 {"mr", XRC(31,444,0), X_MASK, COM, EXT, {RA, RSB}},
8163 {"or", XRC(31,444,0), X_MASK, COM, 0, {RA, RS, RB}},
8164 {"mr.", XRC(31,444,1), X_MASK, COM, EXT, {RA, RSB}},
8165 {"or.", XRC(31,444,1), X_MASK, COM, 0, {RA, RS, RB}},
8203 {"mtdcr", X(31,451), X_MASK, PPC403|BOOKE|PPCA2|PPC476, E500|TITAN, {SPR, RS}},
8204 {"mtdcr.", XRC(31,451,1), X_MASK, PPCA2, 0, {SPR, RS}},
8206 {"stvexwx", X(31,453), X_MASK, E6500, 0, {VS, RA0, RB}},
8219 {"mtpmr", X(31,462), X_MASK, PPCPMR|PPCE300, 0, {PMR, RS}},
8220 {"mttmr", X(31,494), X_MASK, PPCTMR, 0, {TMR, RS}},
8481 {"mtspr", X(31,467), X_MASK, COM, 0, {SPR, RS}},
8485 {"nand", XRC(31,476,0), X_MASK, COM, 0, {RA, RS, RB}},
8486 {"nand.", XRC(31,476,1), X_MASK, COM, 0, {RA, RS, RB}},
8492 {"dcread", X(31,486), X_MASK, PPC403|PPC440, PPCA2, {RT, RA0, RB}},
8494 {"icbtls", X(31,486), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
8496 {"stvxl", X(31,487), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
8507 {"icbtlse", X(31,494), X_MASK, PPCCHLK, E500MC, {CT, RA, RB}},
8516 {"cmpb", X(31,508), X_MASK, POWER6|PPCA2|PPC476, 0, {RA, RS, RB}},
8520 {"lbdcbx", X(31,514), X_MASK, E200Z4, 0, {RT, RA, RB}},
8521 {"lbdx", X(31,515), X_MASK, E500MC|E200Z4, 0, {RT, RA, RB}},
8523 {"bblels", X(31,518), X_MASK, PPCBRLK, 0, {0}},
8525 {"lvlx", X(31,519), X_MASK, CELL, 0, {VD, RA0, RB}},
8545 {"ldbrx", X(31,532), X_MASK, CELL|POWER7|PPCA2, 0, {RT, RA0, RB}},
8547 {"lswx", X(31,533), X_MASK, PPCCOM, E500|E500MC, {RT, RAX, RBX}},
8548 {"lsx", X(31,533), X_MASK, PWRCOM, 0, {RT, RA, RB}},
8550 {"lwbrx", X(31,534), X_MASK, PPCCOM, 0, {RT, RA0, RB}},
8551 {"lbrx", X(31,534), X_MASK, PWRCOM, 0, {RT, RA, RB}},
8553 {"lfsx", X(31,535), X_MASK, COM, PPCEFS, {FRT, RA0, RB}},
8555 {"srw", XRC(31,536,0), X_MASK, PPCCOM, 0, {RA, RS, RB}},
8556 {"sr", XRC(31,536,0), X_MASK, PWRCOM, 0, {RA, RS, RB}},
8557 {"srw.", XRC(31,536,1), X_MASK, PPCCOM, 0, {RA, RS, RB}},
8558 {"sr.", XRC(31,536,1), X_MASK, PWRCOM, 0, {RA, RS, RB}},
8560 {"rrib", XRC(31,537,0), X_MASK, M601, 0, {RA, RS, RB}},
8561 {"rrib.", XRC(31,537,1), X_MASK, M601, 0, {RA, RS, RB}},
8566 {"srd", XRC(31,539,0), X_MASK, PPC64, 0, {RA, RS, RB}},
8567 {"srd.", XRC(31,539,1), X_MASK, PPC64, 0, {RA, RS, RB}},
8569 {"maskir", XRC(31,541,0), X_MASK, M601, 0, {RA, RS, RB}},
8570 {"maskir.", XRC(31,541,1), X_MASK, M601, 0, {RA, RS, RB}},
8572 {"lhdcbx", X(31,546), X_MASK, E200Z4, 0, {RT, RA, RB}},
8573 {"lhdx", X(31,547), X_MASK, E500MC|E200Z4, 0, {RT, RA, RB}},
8575 {"lvtrx", X(31,549), X_MASK, E6500, 0, {VD, RA0, RB}},
8577 {"bbelr", X(31,550), X_MASK, PPCBRLK, 0, {0}},
8579 {"lvrx", X(31,551), X_MASK, CELL, 0, {VD, RA0, RB}},
8591 {"lfsux", X(31,567), X_MASK, COM, PPCEFS, {FRT, RAS, RB}},
8596 {"cnttzdm", X(31,571), X_MASK, POWER10, 0, {RA, RS, RB}},
8600 {"lwdcbx", X(31,578), X_MASK, E200Z4, 0, {RT, RA, RB}},
8601 {"lwdx", X(31,579), X_MASK, E500MC|E200Z4, 0, {RT, RA, RB}},
8603 {"lvtlx", X(31,581), X_MASK, E6500, 0, {VD, RA0, RB}},
8605 {"lwat", X(31,582), X_MASK, POWER9, 0, {RT, RA0, FC}},
8614 {"lswi", X(31,597), X_MASK, PPCCOM, E500|E500MC, {RT, RAX, NBI}},
8615 {"lsi", X(31,597), X_MASK, PWRCOM, 0, {RT, RA0, NB}},
8633 {"lfdx", X(31,599), X_MASK, COM, PPCEFS, {FRT, RA0, RB}},
8636 {"lfdepx", X(31,607), X_MASK, E500MC|PPCA2, 0, {FRT, RA0, RB}},
8638 {"lddx", X(31,611), X_MASK, E500MC, 0, {RT, RA, RB}},
8640 {"lvswx", X(31,613), X_MASK, E6500, 0, {VD, RA0, RB}},
8642 {"ldat", X(31,614), X_MASK, POWER9, 0, {RT, RA0, FC}},
8654 {"mfsri", X(31,627), X_MASK, M601, 0, {RT, RA, RB}},
8658 {"lfdux", X(31,631), X_MASK, COM, PPCEFS, {FRT, RAS, RB}},
8660 {"stbdcbx", X(31,642), X_MASK, E200Z4, 0, {RS, RA, RB}},
8661 {"stbdx", X(31,643), X_MASK, E500MC|E200Z4, 0, {RS, RA, RB}},
8663 {"stvlx", X(31,647), X_MASK, CELL, 0, {VS, RA0, RB}},
8685 {"stdbrx", X(31,660), X_MASK, CELL|POWER7|PPCA2, 0, {RS, RA0, RB}},
8687 {"stswx", X(31,661), X_MASK, PPCCOM, E500|E500MC, {RS, RA0, RB}},
8688 {"stsx", X(31,661), X_MASK, PWRCOM, 0, {RS, RA0, RB}},
8690 {"stwbrx", X(31,662), X_MASK, PPCCOM, 0, {RS, RA0, RB}},
8691 {"stbrx", X(31,662), X_MASK, PWRCOM, 0, {RS, RA0, RB}},
8693 {"stfsx", X(31,663), X_MASK, COM, PPCEFS, {FRS, RA0, RB}},
8695 {"srq", XRC(31,664,0), X_MASK, M601, 0, {RA, RS, RB}},
8696 {"srq.", XRC(31,664,1), X_MASK, M601, 0, {RA, RS, RB}},
8698 {"sre", XRC(31,665,0), X_MASK, M601, 0, {RA, RS, RB}},
8699 {"sre.", XRC(31,665,1), X_MASK, M601, 0, {RA, RS, RB}},
8701 {"sthdcbx", X(31,674), X_MASK, E200Z4, 0, {RS, RA, RB}},
8702 {"sthdx", X(31,675), X_MASK, E500MC|E200Z4, 0, {RS, RA, RB}},
8704 {"stvfrx", X(31,677), X_MASK, E6500, 0, {VS, RA0, RB}},
8706 {"stvrx", X(31,679), X_MASK, CELL, 0, {VS, RA0, RB}},
8716 {"stbcx.", XRC(31,694,1), X_MASK, POWER8|E6500, 0, {RS, RA0, RB}},
8718 {"stfsux", X(31,695), X_MASK, COM, PPCEFS, {FRS, RAS, RB}},
8720 {"sriq", XRC(31,696,0), X_MASK, M601, 0, {RA, RS, SH}},
8721 {"sriq.", XRC(31,696,1), X_MASK, M601, 0, {RA, RS, SH}},
8723 {"stwdcbx", X(31,706), X_MASK, E200Z4, 0, {RS, RA, RB}},
8724 {"stwdx", X(31,707), X_MASK, E500MC|E200Z4, 0, {RS, RA, RB}},
8726 {"stvflx", X(31,709), X_MASK, E6500, 0, {VS, RA0, RB}},
8728 {"stwat", X(31,710), X_MASK, POWER9, 0, {RS, RA0, FC}},
8749 {"stswi", X(31,725), X_MASK, PPCCOM, E500|E500MC, {RS, RA0, NB}},
8750 {"stsi", X(31,725), X_MASK, PWRCOM, 0, {RS, RA0, NB}},
8752 {"sthcx.", XRC(31,726,1), X_MASK, POWER8|E6500, 0, {RS, RA0, RB}},
8754 {"stfdx", X(31,727), X_MASK, COM, PPCEFS, {FRS, RA0, RB}},
8756 {"srlq", XRC(31,728,0), X_MASK, M601, 0, {RA, RS, RB}},
8757 {"srlq.", XRC(31,728,1), X_MASK, M601, 0, {RA, RS, RB}},
8759 {"sreq", XRC(31,729,0), X_MASK, M601, 0, {RA, RS, RB}},
8760 {"sreq.", XRC(31,729,1), X_MASK, M601, 0, {RA, RS, RB}},
8763 {"stfdepx", X(31,735), X_MASK, E500MC|PPCA2, 0, {FRS, RA0, RB}},
8765 {"stddx", X(31,739), X_MASK, E500MC, 0, {RS, RA, RB}},
8767 {"stvswx", X(31,741), X_MASK, E6500, 0, {VS, RA0, RB}},
8769 {"stdat", X(31,742), X_MASK, POWER9, 0, {RS, RA0, FC}},
8804 {"stfdux", X(31,759), X_MASK, COM, PPCEFS, {FRS, RAS, RB}},
8806 {"srliq", XRC(31,760,0), X_MASK, M601, 0, {RA, RS, SH}},
8807 {"srliq.", XRC(31,760,1), X_MASK, M601, 0, {RA, RS, SH}},
8809 {"lvsm", X(31,773), X_MASK, E6500, 0, {VD, RA0, RB}},
8813 {"stvepxl", X(31,775), X_MASK, E6500, 0, {VS, RA0, RB}},
8814 {"lvlxl", X(31,775), X_MASK, CELL, 0, {VD, RA0, RB}},
8825 {"modsd", X(31,777), X_MASK, POWER9, 0, {RT, RA, RB}},
8826 {"modsw", X(31,779), X_MASK, POWER9, 0, {RT, RA, RB}},
8831 {"tabortwc.", XRC(31,782,1), X_MASK, PPCHTM, 0, {TO, RA, RB}},
8835 {"lwzcix", X(31,789), X_MASK, POWER6, 0, {RT, RA0, RB}},
8837 {"lhbrx", X(31,790), X_MASK, COM, 0, {RT, RA0, RB}},
8839 {"lfdpx", X(31,791), X_MASK|Q_MASK, POWER6, POWER7, {FRTp, RA0, RB}},
8840 {"lfqx", X(31,791), X_MASK, POWER2, 0, {FRT, RA, RB}},
8842 {"sraw", XRC(31,792,0), X_MASK, PPCCOM, 0, {RA, RS, RB}},
8843 {"sra", XRC(31,792,0), X_MASK, PWRCOM, 0, {RA, RS, RB}},
8844 {"sraw.", XRC(31,792,1), X_MASK, PPCCOM, 0, {RA, RS, RB}},
8845 {"sra.", XRC(31,792,1), X_MASK, PWRCOM, 0, {RA, RS, RB}},
8847 {"srad", XRC(31,794,0), X_MASK, PPC64, 0, {RA, RS, RB}},
8848 {"srad.", XRC(31,794,1), X_MASK, PPC64, 0, {RA, RS, RB}},
8851 {"lfddx", X(31,803), X_MASK, E500MC, 0, {FRT, RA, RB}},
8853 {"lvtrxl", X(31,805), X_MASK, E6500, 0, {VD, RA0, RB}},
8854 {"stvepx", X(31,807), X_MASK, E6500, 0, {VS, RA0, RB}},
8855 {"lvrxl", X(31,807), X_MASK, CELL, 0, {VD, RA0, RB}},
8860 {"tabortdc.", XRC(31,814,1), X_MASK, PPCHTM, 0, {TO, RA, RB}},
8862 {"rac", X(31,818), X_MASK, M601, 0, {RT, RA, RB}},
8864 {"erativax", X(31,819), X_MASK, PPCA2, 0, {RS, RA0, RB}},
8866 {"lhzcix", X(31,821), X_MASK, POWER6, 0, {RT, RA0, RB}},
8871 {"lfqux", X(31,823), X_MASK, POWER2, 0, {FRT, RA, RB}},
8873 {"srawi", XRC(31,824,0), X_MASK, PPCCOM, 0, {RA, RS, SH}},
8874 {"srai", XRC(31,824,0), X_MASK, PWRCOM, 0, {RA, RS, SH}},
8875 {"srawi.", XRC(31,824,1), X_MASK, PPCCOM, 0, {RA, RS, SH}},
8876 {"srai.", XRC(31,824,1), X_MASK, PWRCOM, 0, {RA, RS, SH}},
8881 {"lvtlxl", X(31,837), X_MASK, E6500, 0, {VD, RA0, RB}},
8891 {"tabortwci.", XRC(31,846,1), X_MASK, PPCHTM, 0, {TO, RA, HTM_SI}},
8901 {"lbzcix", X(31,853), X_MASK, POWER6, 0, {RT, RA0, RB}},
8904 {"mbar", X(31,854), X_MASK, BOOKE|PPCA2|PPC476, 0, {MO}},
8908 {"lfiwax", X(31,855), X_MASK, POWER6|PPCA2|PPC476, 0, {FRT, RA0, RB}},
8910 {"lvswxl", X(31,869), X_MASK, E6500, 0, {VD, RA0, RB}},
8920 {"tabortdci.", XRC(31,878,1), X_MASK, PPCHTM, 0, {TO, RA, HTM_SI}},
8924 {"ldcix", X(31,885), X_MASK, POWER6, 0, {RT, RA0, RB}},
8928 {"lfiwzx", X(31,887), X_MASK, POWER7|PPCA2, 0, {FRT, RA0, RB}},
8936 {"stvlxl", X(31,903), X_MASK, CELL, 0, {VS, RA0, RB}},
8949 {"tlbsx", XRC(31,914,0), X_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {RTO, RA0, RB}},
8950 {"tlbsx.", XRC(31,914,1), X_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {RTO, RA0, RB}},
8955 {"stwcix", X(31,917), X_MASK, POWER6, 0, {RS, RA0, RB}},
8957 {"sthbrx", X(31,918), X_MASK, COM, 0, {RS, RA0, RB}},
8959 {"stfdpx", X(31,919), X_MASK|Q_MASK, POWER6, POWER7, {FRSp, RA0, RB}},
8960 {"stfqx", X(31,919), X_MASK, POWER2, 0, {FRS, RA0, RB}},
8962 {"sraq", XRC(31,920,0), X_MASK, M601, 0, {RA, RS, RB}},
8963 {"sraq.", XRC(31,920,1), X_MASK, M601, 0, {RA, RS, RB}},
8965 {"srea", XRC(31,921,0), X_MASK, M601, 0, {RA, RS, RB}},
8966 {"srea.", XRC(31,921,1), X_MASK, M601, 0, {RA, RS, RB}},
8974 {"stfddx", X(31,931), X_MASK, E500MC, 0, {FRS, RA, RB}},
8976 {"stvfrxl", X(31,933), X_MASK, E6500, 0, {VS, RA0, RB}},
8980 {"wclr", X(31,934), X_MASK, PPCA2, 0, {L2, RA0, RB}},
8982 {"stvrxl", X(31,935), X_MASK, CELL, 0, {VS, RA0, RB}},
8996 {"tlbre", X(31,946), X_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {RSO, RAOPT, SHO}},
8998 {"sthcix", X(31,949), X_MASK, POWER6, 0, {RS, RA0, RB}},
9000 {"icswepx", XRC(31,950,0), X_MASK, PPCA2, 0, {RS, RA, RB}},
9001 {"icswepx.", XRC(31,950,1), X_MASK, PPCA2, 0, {RS, RA, RB}},
9003 {"stfqux", X(31,951), X_MASK, POWER2, 0, {FRS, RA, RB}},
9005 {"sraiq", XRC(31,952,0), X_MASK, M601, 0, {RA, RS, SH}},
9006 {"sraiq.", XRC(31,952,1), X_MASK, M601, 0, {RA, RS, SH}},
9011 {"stvflxl", X(31,965), X_MASK, E6500, 0, {VS, RA0, RB}},
9028 {"tlbwe", X(31,978), X_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {RSO, RAOPT, SHO}},
9032 {"stbcix", X(31,981), X_MASK, POWER6, 0, {RS, RA0, RB}},
9036 {"stfiwx", X(31,983), X_MASK, PPC, PPCEFS, {FRS, RA0, RB}},
9043 {"stvswxl", X(31,997), X_MASK, E6500, 0, {VS, RA0, RB}},
9062 {"stdcix", X(31,1013), X_MASK, POWER6, 0, {RS, RA0, RB}},
9138 {"dadd", XRC(59,2,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
9139 {"dadd.", XRC(59,2,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
9186 {"dmul", XRC(59,34,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
9187 {"dmul.", XRC(59,34,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
9217 {"dcmpo", X(59,130), X_MASK, POWER6, PPCVLE, {BF, FRA, FRB}},
9224 {"dtstex", X(59,162), X_MASK, POWER6, PPCVLE, {BF, FRA, FRB}},
9248 {"dctdp", XRC(59,258,0), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
9249 {"dctdp.", XRC(59,258,1), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
9254 {"dctfix", XRC(59,290,0), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
9255 {"dctfix.", XRC(59,290,1), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
9257 {"ddedpd", XRC(59,322,0), X_MASK, POWER6, PPCVLE, {SP, FRT, FRB}},
9258 {"ddedpd.", XRC(59,322,1), X_MASK, POWER6, PPCVLE, {SP, FRT, FRB}},
9268 {"dxex", XRC(59,354,0), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
9269 {"dxex.", XRC(59,354,1), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
9289 {"dsub", XRC(59,514,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
9290 {"dsub.", XRC(59,514,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
9292 {"ddiv", XRC(59,546,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
9293 {"ddiv.", XRC(59,546,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
9302 {"dcmpu", X(59,642), X_MASK, POWER6, PPCVLE, {BF, FRA, FRB}},
9304 {"dtstsf", X(59,674), X_MASK, POWER6, PPCVLE, {BF, FRA, FRB}},
9305 {"dtstsfi", X(59,675), X_MASK|1<<22,POWER9, PPCVLE, {BF, UIM6, FRB}},
9314 {"drsp", XRC(59,770,0), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
9315 {"drsp.", XRC(59,770,1), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
9317 {"dcffix", XRC(59,802,0), X_MASK|FRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
9318 {"dcffix.", XRC(59,802,1), X_MASK|FRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
9322 {"denbcd", XRC(59,834,0), X_MASK, POWER6, PPCVLE, {S, FRT, FRB}},
9323 {"denbcd.", XRC(59,834,1), X_MASK, POWER6, PPCVLE, {S, FRT, FRB}},
9331 {"diex", XRC(59,866,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
9332 {"diex.", XRC(59,866,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
9610 {"daddq", XRC(63,2,0), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
9611 {"daddq.", XRC(63,2,1), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
9616 X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
9617 {"xsaddqpo", XRC(63,4,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
9622 {"fcpsgn", XRC(63,8,0), X_MASK, POWER6|PPCA2|PPC476, PPCVLE, {FRT, FRA, FRB}},
9623 {"fcpsgn.", XRC(63,8,1), X_MASK, POWER6|PPCA2|PPC476, PPCVLE, {FRT, FRA, FRB}},
9696 {"dmulq", XRC(63,34,0), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
9697 {"dmulq.", XRC(63,34,1), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
9702 {"xsmulqp", XRC(63,36,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
9703 {"xsmulqpo", XRC(63,36,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
9721 {"xscmpeqqp", X(63,68), X_MASK, POWER10, PPCVLE, {VD, VA, VB}},
9735 {"xscpsgnqp", X(63,100), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
9739 {"dcmpoq", X(63,130), X_MASK, POWER6, PPCVLE, {BF, FRAp, FRBp}},
9758 {"dtstexq", X(63,162), X_MASK, POWER6, PPCVLE, {BF, FRAp, FRBp}},
9764 {"xscmpgeqp", X(63,196), X_MASK, POWER10, PPCVLE, {VD, VA, VB}},
9771 {"xscmpgtqp", X(63,228), X_MASK, POWER10, PPCVLE, {VD, VA, VB}},
9773 {"dctqpq", XRC(63,258,0), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRB}},
9774 {"dctqpq.", XRC(63,258,1), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRB}},
9779 {"dctfixq", XRC(63,290,0), X_MASK, POWER6, PPCVLE, {FRT, FRBp}},
9780 {"dctfixq.", XRC(63,290,1), X_MASK, POWER6, PPCVLE, {FRT, FRBp}},
9782 {"ddedpdq", XRC(63,322,0), X_MASK|Q_MASK, POWER6, PPCVLE, {SP, FRTp, FRBp}},
9783 {"ddedpdq.", XRC(63,322,1), X_MASK|Q_MASK, POWER6, PPCVLE, {SP, FRTp, FRBp}},
9785 {"dxexq", XRC(63,354,0), X_MASK, POWER6, PPCVLE, {FRT, FRBp}},
9786 {"dxexq.", XRC(63,354,1), X_MASK, POWER6, PPCVLE, {FRT, FRBp}},
9788 {"xsmaddqp", XRC(63,388,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
9789 {"xsmaddqpo", XRC(63,388,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
9794 {"xsmsubqp", XRC(63,420,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
9795 {"xsmsubqpo", XRC(63,420,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
9800 {"xsnmaddqp", XRC(63,452,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
9801 {"xsnmaddqpo", XRC(63,452,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
9806 {"xsnmsubqp", XRC(63,484,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
9807 {"xsnmsubqpo", XRC(63,484,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
9812 {"dsubq", XRC(63,514,0), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
9813 {"dsubq.", XRC(63,514,1), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
9815 {"xssubqp", XRC(63,516,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
9816 {"xssubqpo", XRC(63,516,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
9818 {"ddivq", XRC(63,546,0), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
9819 {"ddivq.", XRC(63,546,1), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
9821 {"xsdivqp", XRC(63,548,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
9822 {"xsdivqpo", XRC(63,548,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
9834 {"dcmpuq", X(63,642), X_MASK, POWER6, PPCVLE, {BF, FRAp, FRBp}},
9838 {"dtstsfq", X(63,674), X_MASK, POWER6, PPCVLE, {BF, FRA, FRBp}},
9839 {"dtstsfiq", X(63,675), X_MASK|1<<22,POWER9, PPCVLE, {BF, UIM6, FRBp}},
9841 {"xsmaxcqp", X(63,676), X_MASK, POWER10, PPCVLE, {VD, VA, VB}},
9843 {"xststdcqp", X(63,708), X_MASK, PPCVSX3, PPCVLE, {BF, VB, DCMX}},
9850 {"xsmincqp", X(63,740), X_MASK, POWER10, PPCVLE, {VD, VA, VB}},
9852 {"drdpq", XRC(63,770,0), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRBp}},
9853 {"drdpq.", XRC(63,770,1), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRBp}},
9855 {"dcffixq", XRC(63,802,0), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRB}},
9856 {"dcffixq.", XRC(63,802,1), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRB}},
9876 {"denbcdq", XRC(63,834,0), X_MASK|Q_MASK, POWER6, PPCVLE, {S, FRTp, FRBp}},
9877 {"denbcdq.", XRC(63,834,1), X_MASK|Q_MASK, POWER6, PPCVLE, {S, FRTp, FRBp}},
9893 {"fmrgow", X(63,838), X_MASK, PPCVSX2, PPCVLE, {FRT, FRA, FRB}},
9900 {"diexq", XRC(63,866,0), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRA, FRBp}},
9901 {"diexq.", XRC(63,866,1), X_MASK|Q_MASK, POWER6, PPCVLE, {FRTp, FRA, FRBp}},
9903 {"xsiexpqp", X(63,868), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
9911 {"fmrgew", X(63,966), X_MASK, PPCVSX2, PPCVLE, {FRT, FRA, FRB}},
10239 {"e_cmph", X(31,14), X_MASK, PPCVLE, 0, {CRD, RA, RB}},
10241 {"e_cmphl", X(31,46), X_MASK, PPCVLE, 0, {CRD, RA, RB}},