Home | History | Annotate | Download | only in opcodes

Lines Matching defs:v_mode

430 #define Ev { OP_E, v_mode }
452 #define Mv { OP_M, v_mode }
460 #define Gv { OP_G, v_mode }
470 #define Iv { OP_I, v_mode }
471 #define sIv { OP_sI, v_mode }
472 #define Iv64 { OP_I64, v_mode }
477 #define Jv { OP_J, v_mode }
518 #define Sv { OP_SEG, v_mode }
521 #define Ov { OP_OFF64, v_mode }
544 #define EM { OP_EM, v_mode }
596 #define VexGv { OP_VEX, v_mode }
632 #define Evh1 { HLE_Fixup1, v_mode }
634 #define Evh2 { HLE_Fixup2, v_mode }
636 #define Evh3 { HLE_Fixup3, v_mode }
658 v_mode,
720 /* pair of v_mode operands */
730 /* Displacements like v_mode without considering Intel64 ISA. */
739 /* v_mode for indirect branch opcodes. */
741 /* v_mode for stack-related opcodes. */
2077 { "mov%LS", { { JMPABS_Fixup, eAX_reg }, { JMPABS_Fixup, v_mode } }, PREFIX_REX2_ILLEGAL },
11399 case v_mode:
11671 bytemode = v_mode;
11673 case v_mode:
11679 else if (bytemode != v_mode && bytemode != v_swap_mode)
12531 case v_mode:
12576 if (bytemode != v_mode || ins->address_mode != mode_64bit
12623 case v_mode:
12655 case v_mode:
12827 intel_operand_size (ins, v_mode, sizeflag);
12852 intel_operand_size (ins, v_mode, sizeflag);
13059 && (bytemode == v_mode || bytemode == v_swap_mode))
13098 if (ins->intel_syntax && bytemode == v_mode)
13765 case v_mode:
13769 else if (bytemode == v_mode
14160 bytemode = v_mode;
14232 return OP_G (ins, v_mode, sizeflag);
14240 return OP_G (ins, v_mode, sizeflag);
14241 return OP_E (ins, v_mode, sizeflag);