HomeSort by: relevance | last modified time | path
    Searched defs:reg1 (Results 1 - 25 of 103) sorted by relevancy

1 2 3 4 5

  /src/sys/arch/powerpc/pci/
pchb.c 80 pcireg_t reg1, reg2; local
83 reg1 = pci_conf_read(pa->pa_pc, pa->pa_tag, MPC105_PICR1);
103 switch (reg1 & MPC105_PICR1_L2_MP) {
123 pcireg_t reg1, reg2; local
126 reg1 = pci_conf_read(pa->pa_pc, pa->pa_tag, MPC106_PICR1);
146 switch (reg1 & MPC106_PICR1_EXT_L2_EN) {
148 switch (reg1 & MPC106_PICR1_L2_MP) {
164 switch (reg1 & MPC106_PICR1_L2_MP) {
182 pcireg_t reg1; local
188 reg1 = pci_conf_read(pa->pa_pc, pa->pa_tag
    [all...]
  /src/sys/arch/sgimips/ioc/
oioc.c 98 uint32_t reg1, reg2; local
118 reg1 = 12 << OIOC2_CONFIG_HIWAT_SHFT;
119 reg1 |= OIOC2_CONFIG_BURST_MASK;
120 bus_space_write_4(sc->sc_iot, sc->sc_ioh, OIOC2_CONFIG, reg1);
123 if ((reg2 & (reg1 | OIOC2_CONFIG_NOSYNC_MASK)) == reg1)
  /src/external/gpl3/gdb.old/dist/gdbsupport/
tdesc.cc 83 const tdesc_reg_up &reg1 = registers[ix]; local
86 if (reg1 != reg2 && *reg1 != *reg2)
  /src/external/gpl3/gdb/dist/gdbsupport/
tdesc.cc 83 const tdesc_reg_up &reg1 = registers[ix]; local
86 if (reg1 != reg2 && *reg1 != *reg2)
  /src/sys/arch/hpcmips/dev/
plumicu.c 332 plumreg_t reg1, reg2, reg_ext, reg_pccard; local
337 reg1 = plum_conf_read(regt, regh, PLUM_INT_INTSTA_REG);
350 if (!(pic->ic_ackpat1 & reg1))
  /src/sys/arch/hpcsh/dev/
psh3lcd.c 72 uint8_t reg1; member in struct:psh3lcd_x0_bcd
83 uint8_t reg1; member in struct:psh3lcd_xx0_bcd
144 bcr1 == psh3lcd_x0_bcd[i].reg1 &&
161 for (i = 0; psh3lcd_xx0_bcd[i].reg1 != 0; i++)
162 if (bcr1 == psh3lcd_xx0_bcd[i].reg1 &&
165 if (psh3lcd_xx0_bcd[i].reg1 == 0)
174 _reg_write_1(PSH3LCD_BRIGHTNESS_REG1, psh3lcd_xx0_bcd[index].reg1);
183 _reg_write_1(PSH3LCD_BRIGHTNESS_REG1, psh3lcd_x0_bcd[index].reg1);
  /src/sys/external/bsd/drm2/dist/drm/nouveau/dispnv04/
nouveau_dispnv04_hw.c 136 nouveau_hw_decode_pll(struct drm_device *dev, uint32_t reg1, uint32_t pll1,
147 if (reg1 <= 0x405c) {
174 uint32_t reg1, pll1, pll2 = 0; local
179 if (ret || !(reg1 = pll_lim.reg))
182 pll1 = nvif_rd32(device, reg1);
183 if (reg1 <= 0x405c)
184 pll2 = nvif_rd32(device, reg1 + 4);
186 uint32_t reg2 = reg1 + (reg1 == NV_RAMDAC_VPLL2 ? 0x5c : 0x70);
191 if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CELSIUS && reg1 >= NV_PRAMDAC_VPLL_COEFF)
    [all...]
  /src/external/gpl3/gcc.old/dist/gcc/
cfgloopanal.cc 347 rtx reg1 = gen_raw_REG (SImode, LAST_VIRTUAL_REGISTER + 1); local
382 emit_move_insn (reg1, reg2);
388 emit_move_insn (mem, reg1);
  /src/sys/arch/hpcmips/vr/
vrc4172gpio.c 161 u_int16_t reg0, reg1; local
164 reg1 = read_2(sc, off + VRC2_EXGP_OFFSET);
166 return (reg0|(reg1<<16));
  /src/sys/dev/ic/
aic6915.c 1232 uint32_t reg0, reg1, reg2; local
1235 reg1 = enaddr[3] | (enaddr[2] << 8);
1239 sf_genreg_write(sc, SF_PERFECT_BASE + (slot * 0x10) + 4, reg1);
  /src/crypto/external/apache2/openssl/dist/crypto/aria/
aria.c 425 register uint32_t reg0, reg1, reg2, reg3; local
441 reg1 = GET_U32_BE(in, 1);
445 ARIA_ADD_ROUND_KEY(rk, reg0, reg1, reg2, reg3);
448 ARIA_SUBST_DIFF_ODD(reg0, reg1, reg2, reg3);
449 ARIA_ADD_ROUND_KEY(rk, reg0, reg1, reg2, reg3);
453 ARIA_SUBST_DIFF_EVEN(reg0, reg1, reg2, reg3);
454 ARIA_ADD_ROUND_KEY(rk, reg0, reg1, reg2, reg3);
457 ARIA_SUBST_DIFF_ODD(reg0, reg1, reg2, reg3);
458 ARIA_ADD_ROUND_KEY(rk, reg0, reg1, reg2, reg3);
463 reg1 = rk->u[1] ^ MAKE_U32((uint8_t)(X1[GET_U8_BE(reg1, 0)]), (uint8_t)(X2[GET_U8_BE(reg1, 1)] >> 8), ( (…)
476 register uint32_t reg0, reg1, reg2, reg3; local
609 register uint32_t reg0, reg1, reg2, reg3; local
    [all...]
  /src/crypto/external/bsd/openssl/dist/crypto/aria/
aria.c 474 register uint32_t reg0, reg1, reg2, reg3; local
490 reg1 = GET_U32_BE(in, 1);
494 ARIA_ADD_ROUND_KEY(rk, reg0, reg1, reg2, reg3);
497 ARIA_SUBST_DIFF_ODD(reg0, reg1, reg2, reg3);
498 ARIA_ADD_ROUND_KEY(rk, reg0, reg1, reg2, reg3);
502 ARIA_SUBST_DIFF_EVEN(reg0, reg1, reg2, reg3);
503 ARIA_ADD_ROUND_KEY(rk, reg0, reg1, reg2, reg3);
506 ARIA_SUBST_DIFF_ODD(reg0, reg1, reg2, reg3);
507 ARIA_ADD_ROUND_KEY(rk, reg0, reg1, reg2, reg3);
516 reg1 = rk->u[1] ^ MAKE_U32
541 register uint32_t reg0, reg1, reg2, reg3; local
676 register uint32_t reg0, reg1, reg2, reg3; local
    [all...]
  /src/crypto/external/bsd/openssl.old/dist/crypto/aria/
aria.c 474 register uint32_t reg0, reg1, reg2, reg3; local
490 reg1 = GET_U32_BE(in, 1);
494 ARIA_ADD_ROUND_KEY(rk, reg0, reg1, reg2, reg3);
497 ARIA_SUBST_DIFF_ODD(reg0, reg1, reg2, reg3);
498 ARIA_ADD_ROUND_KEY(rk, reg0, reg1, reg2, reg3);
502 ARIA_SUBST_DIFF_EVEN(reg0, reg1, reg2, reg3);
503 ARIA_ADD_ROUND_KEY(rk, reg0, reg1, reg2, reg3);
506 ARIA_SUBST_DIFF_ODD(reg0, reg1, reg2, reg3);
507 ARIA_ADD_ROUND_KEY(rk, reg0, reg1, reg2, reg3);
516 reg1 = rk->u[1] ^ MAKE_U32
541 register uint32_t reg0, reg1, reg2, reg3; local
676 register uint32_t reg0, reg1, reg2, reg3; local
    [all...]
  /src/external/bsd/pcc/dist/pcc/arch/pdp10/
local2.c 450 int reg1 = getlr(p, '1')->n_rval; local
455 printf(" ldb %s,%s\n", rnames[reg1], rnames[reg]);
459 printf(" lsh %s,033\n", rnames[reg1]);
460 printf(" ash %s,-033\n", rnames[reg1]);
464 rnames[reg1], rnames[reg1]);
  /src/external/gpl3/binutils/dist/gas/
dw2gencfi.h 135 unsigned reg1; member in struct:cfi_insn_data::__anon10150::__anon10152
  /src/external/gpl3/binutils.old/dist/gas/
dw2gencfi.h 135 unsigned reg1; member in struct:cfi_insn_data::__anon11622::__anon11624
  /src/external/gpl3/gcc/dist/gcc/
cfgloopanal.cc 438 rtx reg1 = gen_raw_REG (SImode, LAST_VIRTUAL_REGISTER + 1); local
473 emit_move_insn (reg1, reg2);
479 emit_move_insn (mem, reg1);
auto-inc-dec.cc 143 the forms are reg1 + reg2. */
279 for the reg1-reg2 case. Note that we do not have a INC_POS_REG
308 /* Parsed fields of an inc insn of the form "reg_res = reg0+reg1" or
315 bool reg1_is_const; /* True if reg1 is const, false if reg1 is a reg. */
319 rtx reg1; member in struct:inc_insn
320 enum inc_state reg1_state;/* The form of the const if reg1 is a const. */
321 HOST_WIDE_INT reg1_val;/* Value if reg1 is const. */
348 REGNO (inc_insn.reg0), REGNO (inc_insn.reg1));
360 REGNO (inc_insn.reg_res), REGNO (inc_insn.reg1));
379 rtx reg1; \/* This is either a reg or a const depending on member in struct:mem_insn
1363 rtx reg1 = XEXP (XEXP (x, 0), 1); local
    [all...]
  /src/sys/arch/hpcmips/tx/
txcom.c 539 txreg_t reg, reg1; local
547 reg1 = tx_conf_read(chip->sc_tc, ofs);
548 reg1 &= ~TX39_UARTCTRL1_ENUART;
549 tx_conf_write(chip->sc_tc, ofs, reg1);
556 reg1 |= TX39_UARTCTRL1_ENUART;
557 tx_conf_write(chip->sc_tc, ofs, reg1);
  /src/sys/dev/isa/
ess.c 615 u_char reg1; local
632 if ((reg1 = ess_rdsp(sc)) != 0x68) {
633 printf("ess: First ID byte wrong (0x%02x)\n", reg1);
647 sc->sc_version = (reg1 << 8) + reg2;
654 reg1 = ess_read_mix_reg(sc, ESS_MREG_VOLUME_CTRL);
655 reg2 = reg1 ^ 0x04; /* toggle bit 2 */
674 ess_write_mix_reg(sc, ESS_MREG_VOLUME_CTRL, reg1);
683 reg1 = ess_read_mix_reg(sc, ESS_MREG_SAMPLE_RATE);
684 reg2 = reg1 ^ 0xff; /* toggle all bits */
717 reg1 = ess_read_mix_reg(sc, ESS_MREG_VOLUME_CTRL)
    [all...]
wbsio.c 370 uint8_t reg0, reg1, rev; local
385 reg1 = wbsio_conf_read(sc->sc_iot, sc->sc_ioh, WBSIO_HM_ADDR_MSB);
390 iobase = (reg1 << 8) | (reg0 & ~0x7);
537 uint8_t reg0, reg1; local
545 reg1 = wbsio_conf_read(sc->sc_iot, sc->sc_ioh, WBSIO_GPIO_ADDR_MSB);
546 iobase = (reg1 << 8) | (reg0 & ~0x7);
  /src/sys/external/bsd/drm2/dist/drm/amd/display/dc/dce/
amdgpu_dce_stream_encoder.c 930 uint32_t reg1 = 0; local
939 REG_GET(DP_VID_STREAM_CNTL, DP_VID_STREAM_ENABLE, &reg1);
940 if ((reg1 & 0x1) == 0)
  /src/sys/external/bsd/drm2/dist/drm/amd/display/dc/dcn10/
amdgpu_dcn10_stream_encoder.c 885 uint32_t reg1 = 0; local
895 REG_GET(DP_VID_STREAM_CNTL, DP_VID_STREAM_ENABLE, &reg1);
896 if ((reg1 & 0x1) == 0)
  /src/external/gpl3/gcc/dist/gcc/config/nds32/
nds32-memory-manipulation.cc 908 rtx reg1 = gen_rtx_REG (SImode, regno+1); local
912 emit_move_insn (reg1, value4word);
  /src/external/gpl3/gcc/dist/gcc/config/riscv/
thead.cc 70 rtx reg1, reg2, mem1, mem2, base1, base2; local
83 reg1 = copy_rtx (operands[0]);
98 reg1 = copy_rtx (operands[1]);
122 gcc_assert (REG_P (reg1));
127 gcc_assert (REGNO (reg1) != REGNO (reg2));
128 gcc_assert (REGNO (reg1) != REGNO (base1));
133 output_operands[0] = copy_rtx (reg1);
220 th_mempair_load_overlap_p (rtx reg1, rtx reg2, rtx mem)
222 if (REGNO (reg1) == REGNO (reg2))
225 if (reg_overlap_mentioned_p (reg1, mem)
    [all...]

Completed in 68 milliseconds

1 2 3 4 5