HomeSort by: relevance | last modified time | path
    Searched defs:MaskReg (Results 1 - 5 of 5) sorted by relevancy

  /src/external/apache2/llvm/dist/llvm/lib/Target/RISCV/
RISCVExpandAtomicPseudoInsts.cpp 259 Register MaskReg, Register ScratchReg) {
261 assert(OldValReg != MaskReg && "OldValReg and MaskReg must be unique");
262 assert(ScratchReg != MaskReg && "ScratchReg and MaskReg must be unique");
272 .addReg(MaskReg);
287 Register MaskReg = MI.getOperand(4).getReg();
329 insertMaskedMerge(TII, DL, LoopMBB, ScratchReg, DestReg, ScratchReg, MaskReg,
427 Register MaskReg = MI.getOperand(5).getReg();
443 .addReg(MaskReg);
    [all...]
  /src/external/apache2/llvm/dist/llvm/lib/CodeGen/GlobalISel/
MachineIRBuilder.cpp 213 Register MaskReg = getMRI()->createGenericVirtualRegister(MaskTy);
214 buildConstant(MaskReg, maskTrailingZeros<uint64_t>(NumBits));
215 return buildPtrMask(Res, Op0, MaskReg);
  /src/external/apache2/llvm/dist/llvm/lib/Target/AMDGPU/
AMDGPUInstructionSelector.cpp 2488 Register MaskReg = I.getOperand(2).getReg();
2490 LLT MaskTy = MRI->getType(MaskReg);
2494 const RegisterBank *MaskRB = RBI.getRegBank(MaskReg, *MRI, TRI);
2512 !RBI.constrainGenericRegister(MaskReg, *MaskRC, *MRI))
2523 .addReg(MaskReg);
2541 APInt MaskOnes = KnownBits->getKnownOnes(MaskReg).zextOrSelf(64);
2554 .addReg(MaskReg, 0, AMDGPU::sub0);
2568 .addReg(MaskReg, 0, AMDGPU::sub1);
  /src/external/apache2/llvm/dist/llvm/lib/Target/X86/
X86InstrInfo.cpp 3371 // SrcReg(MaskReg) -> DestReg(GR64)
3372 // SrcReg(MaskReg) -> DestReg(GR32)
3384 // SrcReg(GR64) -> DestReg(MaskReg)
3385 // SrcReg(GR32) -> DestReg(MaskReg)
4763 Register MaskReg = MIB.getReg(1);
4771 MIB.addReg(Reg, RegState::Undef).addReg(MaskReg, MaskState)
  /src/external/apache2/llvm/dist/llvm/lib/Target/PowerPC/
PPCISelLowering.cpp 11221 Register MaskReg = RegInfo.createVirtualRegister(GPRC);
11297 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
11311 .addReg(MaskReg);
11312 BuildMI(BB, dl, TII->get(PPC::AND), Tmp3Reg).addReg(TmpReg).addReg(MaskReg);
11319 .addReg(MaskReg);
12230 Register MaskReg = RegInfo.createVirtualRegister(GPRC);
12316 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
12321 .addReg(MaskReg);
12324 .addReg(MaskReg);
12332 .addReg(MaskReg);
    [all...]

Completed in 69 milliseconds