HomeSort by: relevance | last modified time | path
    Searched defs:NumVecs (Results 1 - 4 of 4) sorted by relevancy

  /src/external/apache2/llvm/dist/llvm/lib/Analysis/
VectorUtils.cpp 786 unsigned NumVecs) {
789 for (unsigned j = 0; j < NumVecs; j++)
844 unsigned NumVecs = Vecs.size();
845 assert(NumVecs > 1 && "Should be at least two vectors");
851 for (unsigned i = 0; i < NumVecs - 1; i += 2) {
853 assert((V0->getType() == V1->getType() || i == NumVecs - 2) &&
860 if (NumVecs % 2 != 0)
861 TmpList.push_back(ResList[NumVecs - 1]);
864 NumVecs = ResList.size();
865 } while (NumVecs > 1)
    [all...]
  /src/external/apache2/llvm/dist/llvm/lib/Target/PowerPC/
PPCISelLowering.cpp 10310 int NumVecs = 2;
10313 NumVecs = 4;
10317 for (int VecNo = 0; VecNo < NumVecs; VecNo++) {
10320 DAG.getConstant(Subtarget.isLittleEndian() ? NumVecs - 1 - VecNo
10560 unsigned NumVecs = VT.getSizeInBits() / 128;
10561 for (unsigned Idx = 0; Idx < NumVecs; ++Idx) {
10605 unsigned NumVecs = 2;
10608 NumVecs = 4;
10610 for (unsigned Idx = 0; Idx < NumVecs; ++Idx) {
10611 unsigned VecNum = Subtarget.isLittleEndian() ? NumVecs - 1 - Idx : Idx
    [all...]
  /src/external/apache2/llvm/dist/llvm/lib/Target/AArch64/
AArch64ISelLowering.cpp 10782 template <unsigned NumVecs>
10792 for (unsigned I = 0; I < NumVecs; ++I)
10796 // memVT is `NumVecs * VT`.
10798 EC * NumVecs);
14850 unsigned NumVecs = 0;
14855 NumVecs = 2; break;
14857 NumVecs = 3; break;
14859 NumVecs = 4; break;
14861 NumVecs = 2; IsStore = true; break;
14863 NumVecs = 3; IsStore = true; break
    [all...]
  /src/external/apache2/llvm/dist/llvm/lib/Target/ARM/
ARMISelLowering.cpp 14634 unsigned NumVecs = 0;
14640 NumVecs = 1; break;
14642 NumVecs = 2; break;
14644 NumVecs = 3; break;
14646 NumVecs = 4; break;
14657 NumVecs = 2; isLaneOp = true; break;
14659 NumVecs = 3; isLaneOp = true; break;
14661 NumVecs = 4; isLaneOp = true; break;
14663 NumVecs = 1; isLoadOp = false; break;
14665 NumVecs = 2; isLoadOp = false; break
    [all...]

Completed in 66 milliseconds