Home | History | Annotate | Line # | Download | only in dcn20
      1 /*	$NetBSD: dcn20_stream_encoder.h,v 1.2 2021/12/18 23:45:03 riastradh Exp $	*/
      2 
      3 /*
      4  * Copyright 2012-15 Advanced Micro Devices, Inc.
      5  *
      6  * Permission is hereby granted, free of charge, to any person obtaining a
      7  * copy of this software and associated documentation files (the "Software"),
      8  * to deal in the Software without restriction, including without limitation
      9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
     10  *  and/or sell copies of the Software, and to permit persons to whom the
     11  * Software is furnished to do so, subject to the following conditions:
     12  *
     13  * The above copyright notice and this permission notice shall be included in
     14  * all copies or substantial portions of the Software.
     15  *
     16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
     19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
     20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
     21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
     22  * OTHER DEALINGS IN THE SOFTWARE.
     23  *
     24  * Authors: AMD
     25  *
     26  */
     27 
     28 #ifndef __DC_STREAM_ENCODER_DCN20_H__
     29 #define __DC_STREAM_ENCODER_DCN20_H__
     30 
     31 #include "stream_encoder.h"
     32 #include "dcn10/dcn10_stream_encoder.h"
     33 
     34 
     35 #define SE_DCN2_REG_LIST(id)\
     36 	SE_COMMON_DCN_REG_LIST(id),\
     37 	SRI(HDMI_GENERIC_PACKET_CONTROL4, DIG, id), \
     38 	SRI(HDMI_GENERIC_PACKET_CONTROL5, DIG, id), \
     39 	SRI(DP_DSC_CNTL, DP, id), \
     40 	SRI(DP_DSC_BYTES_PER_PIXEL, DP, id), \
     41 	SRI(DME_CONTROL, DIG, id),\
     42 	SRI(DP_SEC_METADATA_TRANSMISSION, DP, id), \
     43 	SRI(HDMI_METADATA_PACKET_CONTROL, DIG, id), \
     44 	SRI(DP_SEC_FRAMING4, DP, id)
     45 
     46 #define SE_COMMON_MASK_SH_LIST_DCN20(mask_sh)\
     47 	SE_COMMON_MASK_SH_LIST_SOC(mask_sh),\
     48 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC0_CONT, mask_sh),\
     49 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC0_SEND, mask_sh),\
     50 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC1_CONT, mask_sh),\
     51 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC1_SEND, mask_sh),\
     52 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC2_CONT, mask_sh),\
     53 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC2_SEND, mask_sh),\
     54 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC3_CONT, mask_sh),\
     55 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC3_SEND, mask_sh),\
     56 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC4_CONT, mask_sh),\
     57 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC4_SEND, mask_sh),\
     58 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC5_CONT, mask_sh),\
     59 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC5_SEND, mask_sh),\
     60 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC6_CONT, mask_sh),\
     61 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC6_SEND, mask_sh),\
     62 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC7_CONT, mask_sh),\
     63 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC7_SEND, mask_sh),\
     64 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL1, HDMI_GENERIC0_LINE, mask_sh),\
     65 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL1, HDMI_GENERIC1_LINE, mask_sh),\
     66 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL2, HDMI_GENERIC2_LINE, mask_sh),\
     67 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL2, HDMI_GENERIC3_LINE, mask_sh),\
     68 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL3, HDMI_GENERIC4_LINE, mask_sh),\
     69 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL3, HDMI_GENERIC5_LINE, mask_sh),\
     70 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL4, HDMI_GENERIC6_LINE, mask_sh),\
     71 	SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL4, HDMI_GENERIC7_LINE, mask_sh),\
     72 	SE_SF(DP0_DP_DSC_CNTL, DP_DSC_MODE, mask_sh),\
     73 	SE_SF(DP0_DP_DSC_CNTL, DP_DSC_SLICE_WIDTH, mask_sh),\
     74 	SE_SF(DP0_DP_DSC_BYTES_PER_PIXEL, DP_DSC_BYTES_PER_PIXEL, mask_sh),\
     75 	SE_SF(DP0_DP_MSA_VBID_MISC, DP_VBID6_LINE_REFERENCE, mask_sh),\
     76 	SE_SF(DP0_DP_MSA_VBID_MISC, DP_VBID6_LINE_NUM, mask_sh),\
     77 	SE_SF(DIG0_DME_CONTROL, METADATA_ENGINE_EN, mask_sh),\
     78 	SE_SF(DIG0_DME_CONTROL, METADATA_HUBP_REQUESTOR_ID, mask_sh),\
     79 	SE_SF(DIG0_DME_CONTROL, METADATA_STREAM_TYPE, mask_sh),\
     80 	SE_SF(DP0_DP_SEC_METADATA_TRANSMISSION, DP_SEC_METADATA_PACKET_ENABLE, mask_sh),\
     81 	SE_SF(DP0_DP_SEC_METADATA_TRANSMISSION, DP_SEC_METADATA_PACKET_LINE_REFERENCE, mask_sh),\
     82 	SE_SF(DP0_DP_SEC_METADATA_TRANSMISSION, DP_SEC_METADATA_PACKET_LINE, mask_sh),\
     83 	SE_SF(DIG0_HDMI_METADATA_PACKET_CONTROL, HDMI_METADATA_PACKET_ENABLE, mask_sh),\
     84 	SE_SF(DIG0_HDMI_METADATA_PACKET_CONTROL, HDMI_METADATA_PACKET_LINE_REFERENCE, mask_sh),\
     85 	SE_SF(DIG0_HDMI_METADATA_PACKET_CONTROL, HDMI_METADATA_PACKET_LINE, mask_sh),\
     86 	SE_SF(DIG0_DIG_FE_CNTL, DOLBY_VISION_EN, mask_sh),\
     87 	SE_SF(DP0_DP_PIXEL_FORMAT, DP_PIXEL_COMBINE, mask_sh),\
     88 	SE_SF(DP0_DP_SEC_FRAMING4, DP_SST_SDP_SPLITTING, mask_sh)
     89 
     90 void dcn20_stream_encoder_construct(
     91 	struct dcn10_stream_encoder *enc1,
     92 	struct dc_context *ctx,
     93 	struct dc_bios *bp,
     94 	enum engine_id eng_id,
     95 	const struct dcn10_stream_enc_registers *regs,
     96 	const struct dcn10_stream_encoder_shift *se_shift,
     97 	const struct dcn10_stream_encoder_mask *se_mask);
     98 
     99 void enc2_stream_encoder_dp_set_stream_attribute(
    100 	struct stream_encoder *enc,
    101 	struct dc_crtc_timing *crtc_timing,
    102 	enum dc_color_space output_color_space,
    103 	bool use_vsc_sdp_for_colorimetry,
    104 	uint32_t enable_sdp_splitting);
    105 
    106 void enc2_stream_encoder_dp_unblank(
    107 	struct stream_encoder *enc,
    108 	const struct encoder_unblank_param *param);
    109 
    110 void enc2_set_dynamic_metadata(struct stream_encoder *enc,
    111 		bool enable_dme,
    112 		uint32_t hubp_requestor_id,
    113 		enum dynamic_metadata_mode dmdata_mode);
    114 
    115 #endif /* __DC_STREAM_ENCODER_DCN20_H__ */
    116