/src/sys/external/gpl2/dts/dist/arch/arm/boot/dts/ |
xenvm-4.2.dts | 15 interrupt-parent = <&gic>; 54 gic: interrupt-controller@2c001000 { label 55 compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
|
milbeaut-m10v.dtsi | 5 #include <dt-bindings/interrupt-controller/arm-gic.h> 9 interrupt-parent = <&gic>; 58 interrupt-parent = <&gic>; 60 gic: interrupt-controller@1d000000 { label 61 compatible = "arm,cortex-a7-gic";
|
alpine.dtsi | 27 #include <dt-bindings/interrupt-controller/arm-gic.h> 79 interrupt-parent = <&gic>; 94 gic: interrupt-controller@fb001000 { label 95 compatible = "arm,cortex-a15-gic"; 157 interrupt-map = <0x4000 0 0 1 &gic 0 43 4>, 158 <0x4800 0 0 1 &gic 0 44 4>;
|
hip01.dtsi | 12 interrupt-parent = <&gic>; 16 gic: interrupt-controller@1e001000 { label 17 compatible = "arm,cortex-a9-gic"; 35 interrupt-parent = <&gic>;
|
vexpress-v2p-ca15-tc1.dts | 19 interrupt-parent = <&gic>; 94 gic: interrupt-controller@2c001000 { label 95 compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic"; 250 interrupt-map = <0 0 &gic 0 36 4>, 251 <0 1 &gic 0 37 4>, 252 <0 2 &gic 0 38 4>, 253 <0 3 &gic 0 39 4>;
|
mt6580.dtsi | 9 #include <dt-bindings/interrupt-controller/arm-gic.h> 76 interrupt-parent = <&gic>; 80 gic: interrupt-controller@10211000 { label 81 compatible = "arm,cortex-a7-gic"; 84 interrupt-parent = <&gic>;
|
mt6592.dtsi | 9 #include <dt-bindings/interrupt-controller/arm-gic.h> 93 interrupt-parent = <&gic>; 97 gic: interrupt-controller@10211000 { label 98 compatible = "arm,cortex-a7-gic"; 101 interrupt-parent = <&gic>;
|
mt8127.dtsi | 9 #include <dt-bindings/interrupt-controller/arm-gic.h> 83 interrupt-parent = <&gic>; 116 interrupt-parent = <&gic>; 120 gic: interrupt-controller@10211000 { label 121 compatible = "arm,cortex-a7-gic"; 124 interrupt-parent = <&gic>;
|
vexpress-v2p-ca5s.dts | 19 interrupt-parent = <&gic>; 121 gic: interrupt-controller@2c001000 { label 122 compatible = "arm,cortex-a5-gic", "arm,cortex-a9-gic"; 220 interrupt-map = <0 0 &gic 0 36 4>, 221 <0 1 &gic 0 37 4>, 222 <0 2 &gic 0 38 4>, 223 <0 3 &gic 0 39 4>;
|
axm55xx.dtsi | 8 #include <dt-bindings/interrupt-controller/arm-gic.h> 14 interrupt-parent = <&gic>; 55 gic: interrupt-controller@2001001000 { label 56 compatible = "arm,cortex-a15-gic"; 92 interrupt-parent = <&gic>;
|
bcm53573.dtsi | 9 #include <dt-bindings/interrupt-controller/arm-gic.h> 14 interrupt-parent = <&gic>; 41 gic: interrupt-controller@1000 { label 42 compatible = "arm,cortex-a7-gic"; 82 <0x00000000 0 &gic GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 85 <0x00001000 0 &gic GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 88 <0x00002000 0 &gic GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 89 <0x00002000 1 &gic GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 90 <0x00002000 2 &gic GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 91 <0x00002000 3 &gic GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH> [all...] |
bcm7445.dtsi | 2 #include <dt-bindings/interrupt-controller/arm-gic.h> 9 interrupt-parent = <&gic>; 48 gic: interrupt-controller@ffd00000 { label 49 compatible = "brcm,brahma-b15-gic", "arm,cortex-a15-gic"; 101 interrupt-parent = <&gic>; 114 interrupt-parent = <&gic>; 131 interrupt-parent = <&gic>; 141 interrupt-parent = <&gic>;
|
hi3519.dtsi | 7 #include <dt-bindings/interrupt-controller/arm-gic.h> 24 gic: interrupt-controller@10300000 { label 25 compatible = "arm,cortex-a7-gic"; 48 interrupt-parent = <&gic>;
|
mt6589.dtsi | 9 #include <dt-bindings/interrupt-controller/arm-gic.h> 89 interrupt-parent = <&gic>; 93 gic: interrupt-controller@10211000 { label 94 compatible = "arm,cortex-a7-gic"; 97 interrupt-parent = <&gic>;
|
/src/sys/external/gpl2/dts/dist/arch/arm64/boot/dts/arm/ |
foundation-v8-gicv2.dtsi | 8 gic: interrupt-controller@2c001000 { label 9 compatible = "arm,gic-400", "arm,cortex-a15-gic";
|
foundation-v8-gicv3.dtsi | 8 gic: interrupt-controller@2f000000 { label 9 compatible = "arm,gic-v3"; 23 compatible = "arm,gic-v3-its";
|
rtsm_ve-aemv8a.dts | 13 #include <dt-bindings/interrupt-controller/arm-gic.h> 22 interrupt-parent = <&gic>; 97 gic: interrupt-controller@2c001000 { label 98 compatible = "arm,gic-400", "arm,cortex-a15-gic"; 138 interrupt-map = <0 0 0 &gic GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 139 <0 0 1 &gic GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 140 <0 0 2 &gic GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 141 <0 0 3 &gic GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 142 <0 0 4 &gic GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH> [all...] |
vexpress-v2f-1xv7-ca53x2.dts | 15 #include <dt-bindings/interrupt-controller/arm-gic.h> 23 interrupt-parent = <&gic>; 82 gic: interrupt-controller@2c001000 { label 83 compatible = "arm,gic-400";
|
/src/sys/external/gpl2/dts/dist/arch/arm64/boot/dts/cavium/ |
thunder2-99xx.dtsi | 10 #include <dt-bindings/interrupt-controller/arm-gic.h> 15 interrupt-parent = <&gic>; 58 gic: interrupt-controller@400080000 { label 59 compatible = "arm,gic-v3"; 70 gicits: gic-its@40010000 { 71 compatible = "arm,gic-v3-its"; 73 reg = <0x04 0x00100000 0x0 0x20000>; /* GIC ITS */ 121 <0 0 0 1 &gic 0 0 GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH 122 0 0 0 2 &gic 0 0 GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH 123 0 0 0 3 &gic 0 0 GIC_SPI 2 IRQ_TYPE_LEVEL_HIG [all...] |
/src/sys/external/gpl2/dts/dist/arch/arm64/boot/dts/marvell/ |
armada-ap810-ap0.dtsi | 8 #include <dt-bindings/interrupt-controller/arm-gic.h> 32 interrupt-parent = <&gic>; 40 interrupt-parent = <&gic>; 42 gic: interrupt-controller@3000000 { label 43 compatible = "arm,gic-v3"; 58 compatible = "arm,gic-v3-its";
|
/src/sys/external/gpl2/dts/dist/arch/mips/boot/dts/mti/ |
malta.dts | 5 #include <dt-bindings/interrupt-controller/mips-gic.h> 23 gic: interrupt-controller@1bdc0000 { label 24 compatible = "mti,gic"; 31 * Declare the interrupt-parent even though the mti,gic 39 compatible = "mti,gic-timer"; 50 interrupt-parent = <&gic>;
|
sead3.dts | 8 #include <dt-bindings/interrupt-controller/mips-gic.h> 43 gic: interrupt-controller@1b1c0000 { label 44 compatible = "mti,gic"; 51 * Declare the interrupt-parent even though the mti,gic 63 interrupt-parent = <&gic>; 64 interrupts = <GIC_SHARED 0 IRQ_TYPE_LEVEL_HIGH>; /* GIC 0 or CPU 6 */ 226 interrupt-parent = <&gic>; 227 interrupts = <GIC_SHARED 3 IRQ_TYPE_LEVEL_HIGH>; /* GIC 3 or CPU 4 */ 241 interrupt-parent = <&gic>; 242 interrupts = <GIC_SHARED 2 IRQ_TYPE_LEVEL_HIGH>; /* GIC 2 or CPU 4 * [all...] |
/src/sys/external/gpl2/dts/dist/arch/arm64/boot/dts/intel/ |
keembay-soc.dtsi | 8 #include <dt-bindings/interrupt-controller/arm-gic.h> 11 interrupt-parent = <&gic>; 53 gic: interrupt-controller@20500000 { label 54 compatible = "arm,gic-v3";
|
/src/sys/external/gpl2/dts/dist/arch/arm64/boot/dts/amazon/ |
alpine-v3.dtsi | 8 #include <dt-bindings/interrupt-controller/arm-gic.h> 14 interrupt-parent = <&gic>; 317 gic: interrupt-controller@f0000000 { label 318 compatible = "arm,gic-v3"; 338 interrupt-map = <0x4000 0 0 1 &gic 0 57 IRQ_TYPE_LEVEL_HIGH>, 339 <0x4800 0 0 1 &gic 0 58 IRQ_TYPE_LEVEL_HIGH>, 340 <0x5000 0 0 1 &gic 0 59 IRQ_TYPE_LEVEL_HIGH>, 341 <0x5800 0 0 1 &gic 0 60 IRQ_TYPE_LEVEL_HIGH>, 342 <0x6000 0 0 1 &gic 0 61 IRQ_TYPE_LEVEL_HIGH>, 343 <0x6800 0 0 1 &gic 0 62 IRQ_TYPE_LEVEL_HIGH> [all...] |
/src/sys/external/gpl2/dts/dist/arch/arm64/boot/dts/nvidia/ |
tegra234.dtsi | 4 #include <dt-bindings/interrupt-controller/arm-gic.h> 10 interrupt-parent = <&gic>; 112 gic: interrupt-controller@f400000 { label 113 compatible = "arm,gic-v3"; 116 interrupt-parent = <&gic>; 186 interrupt-parent = <&gic>;
|