HomeSort by: relevance | last modified time | path
    Searched defs:pipe_idx (Results 1 - 7 of 7) sorted by relevancy

  /src/sys/external/bsd/drm2/dist/drm/amd/display/dc/calcs/
amdgpu_dcn_calcs.c 517 int pipe_idx = secondary_pipe->pipe_idx; local in function:split_stream_across_pipes
524 secondary_pipe->pipe_idx = pipe_idx;
525 secondary_pipe->plane_res.mi = pool->mis[secondary_pipe->pipe_idx];
526 secondary_pipe->plane_res.hubp = pool->hubps[secondary_pipe->pipe_idx];
527 secondary_pipe->plane_res.ipp = pool->ipps[secondary_pipe->pipe_idx];
528 secondary_pipe->plane_res.xfm = pool->transforms[secondary_pipe->pipe_idx];
529 secondary_pipe->plane_res.dpp = pool->dpps[secondary_pipe->pipe_idx];
530 secondary_pipe->plane_res.mpcc_inst = pool->dpps[secondary_pipe->pipe_idx]->inst
    [all...]
  /src/sys/external/bsd/drm2/dist/drm/amd/display/dc/
dm_services_types.h 128 uint8_t pipe_idx; member in struct:dm_pp_single_disp_config
  /src/sys/external/bsd/drm2/dist/drm/amd/display/dc/core/
amdgpu_dc_resource.c 1135 int preferred_pipe_idx = (pool->pipe_count - 1) - primary_pipe->pipe_idx;
1138 secondary_pipe->pipe_idx = preferred_pipe_idx;
1150 secondary_pipe->pipe_idx = i;
1250 split_pipe->pipe_idx = i;
1306 int pipe_idx = acquire_first_split_pipe(&context->res_ctx, pool, stream); local in function:dc_add_plane_to_context
1307 if (pipe_idx >= 0)
1308 free_pipe = &context->res_ctx.pipe_ctx[pipe_idx];
1655 pipe_ctx->pipe_idx = i;
1945 pipe_ctx->pipe_idx = tg_inst;
1963 int pipe_idx = -1 local in function:resource_map_pool_resources
    [all...]
  /src/sys/external/bsd/drm2/dist/drm/amd/display/dc/dce110/
amdgpu_dce110_hw_sequencer.c 1277 pipe_ctx[pipe_ctx->pipe_idx];
1514 dc->current_state->res_ctx.pipe_ctx[i].pipe_idx = i;
1784 uint32_t *pipe_idx)
1811 if (pipe_ctx->pipe_idx != underlay_idx) {
1812 *pipe_idx = i;
1850 uint32_t pipe_idx = 0; local in function:enable_fbc
1852 if (should_enable_fbc(dc, context, &pipe_idx)) {
1856 struct pipe_ctx *pipe_ctx = &context->res_ctx.pipe_ctx[pipe_idx];
2536 pipe_ctx->pipe_idx,
2557 pipe_ctx->pipe_idx,
    [all...]
  /src/sys/external/bsd/drm2/dist/drm/amd/display/dc/dcn21/
amdgpu_dcn21_resource.c 1051 int pipe_cnt, i, pipe_idx; local in function:dcn21_calculate_wm
1060 for (i = 0, pipe_idx = 0, pipe_cnt = 0; i < dc->res_pool->pipe_count; i++) {
1069 context->bw_ctx.dml.vba.RequiredDPPCLK[vlevel_req][context->bw_ctx.dml.vba.maxMpcComb][pipe_idx];
1070 if (context->bw_ctx.dml.vba.BlendingAndTiming[pipe_idx] == pipe_idx)
1072 context->bw_ctx.dml.vba.ODMCombineEnablePerState[vlevel_req][pipe_idx];
1075 pipe_idx++;
1088 if (pipe_cnt != pipe_idx) {
  /src/sys/external/bsd/drm2/dist/drm/amd/display/dc/inc/
core_types.h 289 uint8_t pipe_idx; member in struct:pipe_ctx
  /src/sys/external/bsd/drm2/dist/drm/amd/display/dc/dcn20/
amdgpu_dcn20_resource.c 1543 int pipe_idx)
1551 *dsc = pool->dscs[pipe_idx];
1552 res_ctx->is_dsc_acquired[pipe_idx] = true;
1732 int pipe_idx = next_odm_pipe->pipe_idx; local in function:dcn20_split_stream_for_odm
1736 next_odm_pipe->pipe_idx = pipe_idx;
1737 next_odm_pipe->plane_res.mi = pool->mis[next_odm_pipe->pipe_idx];
1738 next_odm_pipe->plane_res.hubp = pool->hubps[next_odm_pipe->pipe_idx];
1739 next_odm_pipe->plane_res.ipp = pool->ipps[next_odm_pipe->pipe_idx];
1805 int pipe_idx = secondary_pipe->pipe_idx; local in function:dcn20_split_stream_for_mpc
2461 int i, pipe_idx, vlevel_split; local in function:dcn20_validate_apply_pipe_split_flags
2556 int pipe_cnt, i, pipe_idx, vlevel; local in function:dcn20_fast_validate_bw
2667 int pipe_cnt, i, pipe_idx; local in function:dcn20_calculate_wm
2781 int i, j, pipe_idx, pipe_idx_unsplit; local in function:dcn20_calculate_dlg_params
    [all...]

Completed in 19 milliseconds