HomeSort by: relevance | last modified time | path
    Searched refs:CG_CLKPIN_CNTL_2__XO_IN2_OSCIN_EN__SHIFT (Results 1 - 6 of 6) sorted by relevancy

  /src/sys/external/bsd/drm2/dist/drm/amd/include/asic_reg/smu/
smu_7_0_0_sh_mask.h 254 #define CG_CLKPIN_CNTL_2__XO_IN2_OSCIN_EN__SHIFT 0x12
smu_7_1_1_sh_mask.h 244 #define CG_CLKPIN_CNTL_2__XO_IN2_OSCIN_EN__SHIFT 0x12
smu_7_0_1_sh_mask.h 246 #define CG_CLKPIN_CNTL_2__XO_IN2_OSCIN_EN__SHIFT 0x12
smu_7_1_0_sh_mask.h 244 #define CG_CLKPIN_CNTL_2__XO_IN2_OSCIN_EN__SHIFT 0x12
smu_7_1_2_sh_mask.h 246 #define CG_CLKPIN_CNTL_2__XO_IN2_OSCIN_EN__SHIFT 0x12
smu_7_1_3_sh_mask.h 272 #define CG_CLKPIN_CNTL_2__XO_IN2_OSCIN_EN__SHIFT 0x12

Completed in 80 milliseconds