HomeSort by: relevance | last modified time | path
    Searched refs:DPP_TOP0_DPP_CRC_VAL_B_A (Results 1 - 2 of 2) sorted by relevancy

  /src/sys/external/bsd/drm2/dist/drm/amd/display/dc/dce/
dce_hwseq.h 230 SR(DPP_TOP0_DPP_CRC_VAL_B_A), \
295 SR(DPP_TOP0_DPP_CRC_VAL_B_A), \
410 uint32_t DPP_TOP0_DPP_CRC_VAL_B_A;
  /src/sys/external/bsd/drm2/dist/drm/amd/display/dc/dcn10/
amdgpu_dcn10_hw_sequencer.c 126 if (REG(DPP_TOP0_DPP_CRC_VAL_B_A))
127 DTN_INFO("DPP_TOP0_DPP_CRC_VAL_B_A:%d DPP_TOP0_DPP_CRC_VAL_R_G:%d\n",
128 REG_READ(DPP_TOP0_DPP_CRC_VAL_B_A), REG_READ(DPP_TOP0_DPP_CRC_VAL_R_G));

Completed in 16 milliseconds