OpenGrok
Home
Sort by:
relevance
|
last modified time
|
path
Full Search
in project(s):
src
Definition
Symbol
File Path
History
|
|
Help
Searched
refs:MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT
(Results
1 - 11
of
11
) sorted by relevancy
/src/sys/external/bsd/drm2/dist/drm/amd/powerplay/hwmgr/
amdgpu_polaris_baco.c
73
{ CMD_READMODIFYWRITE, mmGCK_SMC_IND_DATA, MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL_MASK,
MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT
, 0, 0x2 },
113
{ CMD_READMODIFYWRITE, mmGCK_SMC_IND_DATA, MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL_MASK,
MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT
, 0, 0x4 }
165
{ CMD_READMODIFYWRITE, mmGCK_SMC_IND_DATA, MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL_MASK,
MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT
, 0, 0x2 }
amdgpu_ci_baco.c
85
{ CMD_READMODIFYWRITE, mmGCK_SMC_IND_DATA, MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL_MASK,
MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT
, 0, 0x2 },
118
{ CMD_READMODIFYWRITE, mmGCK_SMC_IND_DATA, MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL_MASK,
MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT
, 0, 0x4 },
amdgpu_fiji_baco.c
83
{ CMD_READMODIFYWRITE, mmGCK_SMC_IND_DATA, MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL_MASK,
MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT
, 0, 0x2 }
101
{ CMD_READMODIFYWRITE, mmGCK_SMC_IND_DATA, MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL_MASK,
MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT
, 0, 0x4 },
amdgpu_tonga_baco.c
83
{ CMD_READMODIFYWRITE, mmGCK_SMC_IND_DATA, MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL_MASK,
MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT
, 0, 0x2 },
109
{ CMD_READMODIFYWRITE, mmGCK_SMC_IND_DATA, MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL_MASK,
MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT
, 0, 0x4 },
/src/sys/external/bsd/drm2/dist/drm/amd/amdgpu/
amdgpu_cik.c
1782
data |= (4 <<
MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT
);
/src/sys/external/bsd/drm2/dist/drm/amd/include/asic_reg/smu/
smu_7_0_0_sh_mask.h
234
#define
MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT
0x8
smu_7_1_1_sh_mask.h
224
#define
MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT
0x8
smu_7_0_1_sh_mask.h
226
#define
MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT
0x8
smu_7_1_0_sh_mask.h
224
#define
MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT
0x8
smu_7_1_2_sh_mask.h
226
#define
MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT
0x8
smu_7_1_3_sh_mask.h
252
#define
MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT
0x8
Completed in 166 milliseconds
Indexes created Thu Oct 16 14:10:15 GMT 2025