HomeSort by: relevance | last modified time | path
    Searched refs:THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT (Results 1 - 8 of 8) sorted by relevancy

  /src/sys/external/bsd/drm2/dist/drm/amd/include/asic_reg/thm/
thm_11_0_2_sh_mask.h 48 #define THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT 0x3
thm_10_0_sh_mask.h 129 #define THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT 0x3
thm_9_0_sh_mask.h 273 #define THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT 0x3
  /src/sys/external/bsd/drm2/dist/drm/amd/powerplay/hwmgr/
amdgpu_vega12_thermal.c 216 val |= (1 << THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT);
amdgpu_vega20_thermal.c 286 val |= (1 << THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT);
amdgpu_vega10_thermal.c 448 val |= (1 << THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT);
  /src/sys/external/bsd/drm2/dist/drm/amd/powerplay/
amdgpu_smu_v11_0.c 1193 val |= (1 << THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT);
  /src/sys/external/bsd/drm2/dist/drm/amd/include/asic_reg/smu/
smu_8_0_sh_mask.h 150 #define THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT 0x3

Completed in 26 milliseconds