HomeSort by: relevance | last modified time | path
    Searched refs:link_width (Results 1 - 6 of 6) sorted by relevancy

  /src/sys/dev/pci/
if_bnxvar.h 156 uint16_t link_width; /* PCIe link width */ member in struct:bnx_softc
if_bnx.c 475 aprint_normal_dev(dev, "PCIe x%d ", sc->link_width);
545 sc->link_width = (link_status & PCIE_LCSR_NLW) >> 20;
  /src/sys/dev/pci/cxgb/
cxgb_main.c 322 sc->link_width = (lnk >> 4) & 0x3f;
329 if (sc->link_width != 0 && sc->link_width <= 4 &&
333 sc->link_width);
cxgb_adapter.h 322 uint32_t link_width; member in struct:adapter
  /src/sys/external/bsd/drm2/dist/drm/amd/powerplay/hwmgr/
amdgpu_smu7_hwmgr.c 169 uint32_t link_width; local in function:smu7_get_current_pcie_lane_number
172 link_width = PHM_READ_INDIRECT_FIELD(hwmgr->device, CGS_IND_REG__PCIE,
175 PP_ASSERT_WITH_CODE((7 >= link_width),
178 return decode_pcie_lane_width(link_width);
  /src/sys/external/bsd/drm2/dist/drm/radeon/
radeon_ci_dpm.c 4831 u32 link_width = 0; local in function:ci_get_current_pcie_lane_number
4833 link_width = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL) & LC_LINK_WIDTH_RD_MASK;
4834 link_width >>= LC_LINK_WIDTH_RD_SHIFT;
4836 switch (link_width) {

Completed in 27 milliseconds