HomeSort by: relevance | last modified time | path
    Searched refs:mmVCE_LMI_VCPU_CACHE_40BIT_BAR2 (Results 1 - 3 of 3) sorted by relevancy

  /src/sys/external/bsd/drm2/dist/drm/amd/include/asic_reg/vce/
vce_4_0_offset.h 168 #define mmVCE_LMI_VCPU_CACHE_40BIT_BAR2 0x1098
  /src/sys/external/bsd/drm2/dist/drm/amd/amdgpu/
amdgpu_vce_v3_0.c 55 #define mmVCE_LMI_VCPU_CACHE_40BIT_BAR2 0x8618
548 WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR2, (adev->vce.gpu_addr >> 8));
amdgpu_vce_v4_0.c 284 mmVCE_LMI_VCPU_CACHE_40BIT_BAR2),
653 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_VCPU_CACHE_40BIT_BAR2), (adev->vce.gpu_addr >> 8));

Completed in 14 milliseconds